AD9176

RECOMMENDED FOR NEW DESIGNS

Dual, 16-Bit, 12.6 GSPS RF DAC with Wideband Channelizers

Part Models
2
1ku List Price
Starting From $353.10

Part Details

  • Supports multiband wireless applications
    • 3 bypassable, complex data input channels per RF DAC
    • 3.08 GSPS maximum complex input data rate per input channel
    • 1 independent NCO per input channel
  • Proprietary, low spurious and distortion design
    • 2-tone IMD3 = −83 dBc at 1.84GHz, −7 dBFS/tone RF output
    • SFDR <−80 dBc at 1.84 GHz, −7 dBFS RF output
  • Flexible 8-lane, 15.4 Gbps JESD204B interface
    • Supports single-band and multiband use cases
    • Supports 12-bit high density mode for increased data throughput
  • Multiple chip synchronization
    • Supports JESD204B Subclass 1
  • Selectable interpolation filter for a complete set of input data rates
    • 1×, 2×, 3×, 4×, 6×, and 8× configurable data channel interpolation
    • 1×, 2×, 4×, 6×, 8×, and 12× configurable final interpolation
  • Final 48-bit NCO that operates at the DAC rate to support frequency synthesis up to 6 GHz
  • Transmit enable function allows extra power saving and downstream circuitry protection
  • High performance, low noise PLL clock multiplier
    • Supports 12.6 GSPS DAC update rate
    • Observation ADC clock driver with selectable divide ratios
  • Low power
    • 2.54 W with 2 DACs at 12 GSPS, DAC PLL on
  • 10 mm × 10 mm, 144-ball BGA_ED with metal enhanced thermal lid, 0.80 mm pitch
AD9176
Dual, 16-Bit, 12.6 GSPS RF DAC with Wideband Channelizers
Ask a Question

Documentation

Learn More

Software Resources

Can't find the software or driver you need?

Request a Driver/Software

Hardware Ecosystem

Parts Product Life Cycle Description
Clocks 2
HMC7044 RECOMMENDED FOR NEW DESIGNS High Performance, 3.2 GHz, 14-Output Jitter Attenuator with JESD204B and JESD204C Support
LTC6952 LAST TIME BUY Ultralow Jitter, 4.5GHz PLL with 11 Outputs and JESD204B / JESD204C Support
PLL Synthesizers 1
ADF4377 RECOMMENDED FOR NEW DESIGNS Microwave Wideband Synthesizer with Integrated VCO
Modal heading
Add to myAnalog

Add product to the Products section of myAnalog (to receive notifications), to an existing project or to a new project.

Create New Project

Tools & Simulations

ADIsimPLL™

ADIsimPLL enables the rapid and reliable evaluation of new high performance PLL products from ADI. It is the most comprehensive PLL Synthesizer design and simulation tool available today. Simulations performed include all key non-linear effects that are significant in affecting PLL performance. ADIsimPLL removes at least one iteration from the design process, thereby speeding the design- to-market.

Open Tool

DAC Companion Transport Layer RTL Code Generator

These command line executable tool generates a Verilog module which implements the JESD204 transmitter transport layer. The user specifies in a configuration file one or more modes to be supported by the transport layer module. These modes are defined as a set of JESD204 parameter values: L, M, F, S, N', and CF. The transport layer converts JESD204 lane data output from a JESD204 link layer IP to a data bus with a fixed width, containing interleaved virtual converter samples. Both JESD204B and JESD204C link layers are supported.

Open Tool

IBIS Model 1

S-Parameter 1

Latest Discussions

No discussions on AD9176 yet. Have something to say?

Start a Discussion on EngineerZone®

Recently Viewed