AD6674
AD6674
RECOMMENDED FOR NEW DESIGNS385 MHz BW IF Diversity Receiver
- Part Models
- 6
- 1ku List Price
- Starting From $349.25
Viewing:
Part Details
- JESD204B (Subclass 1) coded serial digital outputs
- In band SFDR = 83 dBFS at 340 MHz (750 MSPS)
- In band SNR = 66.7 dBFS at 340 MHz (750 MSPS)
- 1.4 W total power per channel at 750 MSPS (default settings)
- Noise density = −153 dBFS/Hz at 750 MSPS
- 1.25 V, 2.5 V, and 3.3 V dc supply operation
- Flexible input range
- AD6674-750 and AD6674-1000
- 1.46 V p-p to 1.94 V p-p (1.70 V p-p nominal)
- AD6674-500
- 1.46 V p-p to 2.06 V p-p (2.06 V p-p nominal)
- AD6674-750 and AD6674-1000
- 95 dB channel isolation/crosstalk
- Amplitude detect bits for efficient automatic gain control (AGC) implementation
- Noise shaping requantizer (NSR) option for main receiver function
- Variable dynamic range (VDR) option for digital predistortion (DPD) function
- 2 integrated wideband digital processors per channel
- 12-bit numerically controlled oscillator (NCO), up to 4 cascaded half-band filters
- Differential clock inputs
- Integer clock divide by 1, 2, 4, or 8
- Energy saving power-down modes
- Flexible JESD204B lane configurations
- Small signal dither
The AD6674 is a 385 MHz bandwidth mixed-signal intermediate frequency (IF) receiver. It consists of two, 14-bit 1.0 GSPS/750 MSPS/500 MSPS analog-to-digital converters (ADC) and various digital signal processing blocks consisting of four wideband DDCs, an NSR, and VDR monitoring. It has an on-chip buffer and a sample-and-hold circuit designed for low power, small size, and ease of use. This product is designed to support communications applications capable of sampling wide bandwidth analog signals of up to 2 GHz. The AD6674 is optimized for wide input bandwidth, high sampling rate, excellent linearity, and low power in a small package.
The dual ADC cores feature a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth inputs supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations.
Applications
- Diversity multiband, multimode digital receivers 3G/4G, TD-SCDMA, W-CDMA, GSM, LTE, LTE-A
- DOCSIS 3.0 CMTS upstream receive paths
- HFC digital reverse path receivers
Documentation
Data Sheet 1
User Guide 1
Application Note 1
Technical Articles 1
FPGA Interoperability Reports 2
Webcast 1
ADI has always placed the highest emphasis on delivering products that meet the maximum levels of quality and reliability. We achieve this by incorporating quality and reliability checks in every scope of product and process design, and in the manufacturing process as well. "Zero defects" for shipped products is always our goal. View our quality and reliability program and certifications for more information.
Part Model | Pin/Package Drawing | Documentation | CAD Symbols, Footprints, and 3D Models |
---|---|---|---|
AD6674BCPZ-1000 | 64-Lead LFCSP (9mm x 9mm w/ EP) | ||
AD6674BCPZ-500 | 64-Lead LFCSP (9mm x 9mm w/ EP) | ||
AD6674BCPZ-750 | 64-Lead LFCSP (9mm x 9mm w/ EP) | ||
AD6674BCPZRL7-1000 | 64-Lead LFCSP (9mm x 9mm w/ EP) | ||
AD6674BCPZRL7-500 | 64-Lead LFCSP (9mm x 9mm w/ EP) | ||
AD6674BCPZRL7-750 | 64-Lead LFCSP (9mm x 9mm w/ EP) |
Part Models | Product Lifecycle | PCN |
---|---|---|
No Match Found | ||
Mar 17, 2017 - 17_0014 AD6674-1000 and AD6674-500 Die Revision and Data Sheet Change |
||
AD6674BCPZ-1000 | PRODUCTION | |
AD6674BCPZ-500 | PRODUCTION | |
AD6674BCPZRL7-1000 | PRODUCTION | |
AD6674BCPZRL7-500 | PRODUCTION | |
Feb 1, 2017 - 16_0094 AD6674-750 Die Revision and Data Sheet Change |
||
AD6674BCPZ-1000 | PRODUCTION | |
AD6674BCPZ-500 | PRODUCTION | |
AD6674BCPZRL7-1000 | PRODUCTION | |
AD6674BCPZRL7-500 | PRODUCTION | |
May 26, 2016 - 16_0094 AD6674 Die Revision and Data Sheet Change |
||
AD6674BCPZ-750 | PRODUCTION | |
AD6674BCPZRL7-750 | PRODUCTION |
This is the most up-to-date revision of the Data Sheet.
Software Resources
Evaluation Software 1
JESD204x Frame Mapping Table Generator
The JESD204x Frame Mapping Table Generator tool consists of two Windows executables that will allow the user to input any valid combination of JESD204x parameters (L, M, F, S, NP) in order to output a .csv file that illustrates the frame mapping of the JESD204x mode in table format. There is an executable that allows the user to input a single JESD204x mode and another, that allows the user to input the parameters for multiple JESD204x modes in a specified .csv format in order to output a .csv file that illustrates the frame mapping of each of the JESD204x modes that were input into separate tables.
Can't find the software or driver you need?
Hardware Ecosystem
Parts | Product Life Cycle | Description |
---|---|---|
ADP2164 | RECOMMENDED FOR NEW DESIGNS | 6.5V, 4 A, High Efficiency, Step-Down DC-to-DC Regulator |
ADP2384 | RECOMMENDED FOR NEW DESIGNS | 20 V, 4 A, Synchronous Step-Down DC-to-DC Regulator |
Clocks 2 | ||
LTC6951 | LAST TIME BUY | Ultralow Jitter Multi-Output Clock Synthesizer with Integrated VCO |
LTC6953 | LAST TIME BUY | Ultralow Jitter, 4.5GHz Clock Distributor with 11 Outputs and JESD204B/JESD204C Support |
Differential Amplifiers 1 | ||
ADL5565 | RECOMMENDED FOR NEW DESIGNS |
6 GHz Ultrahigh Dynamic Range Differential Amplifier |
Fanout Buffers & Splitters 2 | ||
LTC6955 | LAST TIME BUY | Ultralow Jitter, 7.5GHz, 11 Output Fanout Buffer Family |
HMC7043 | RECOMMENDED FOR NEW DESIGNS |
High Performance, 3.2 GHz, 14-Output Fanout Buffer with JESD204B/JESD204C |
Linear Regulators 1 | ||
ADP1741 | PRODUCTION | 2 A, Low VIN, Dropout, CMOS Linear Regulator |
PLL Synthesizers 3 | ||
LTC6952 | LAST TIME BUY | Ultralow Jitter, 4.5GHz PLL with 11 Outputs and JESD204B / JESD204C Support |
HMC7044 | RECOMMENDED FOR NEW DESIGNS | High Performance, 3.2 GHz, 14-Output Jitter Attenuator with JESD204B and JESD204C Support |
AD9528 | RECOMMENDED FOR NEW DESIGNS | JESD204B/JESD204C Clock Generator with 14 LVDS/HSTL Outputs |
Variable Gain Amplifiers 1 | ||
ADA4961 | RECOMMENDED FOR NEW DESIGNS | Low Distortion, 3.2 GHz, RF DGA |
Tools & Simulations
Virtual Eval - BETA
Virtual Eval is a web application to assist designers in product evaluation of ADCs, DACs, and other ADI products. Using detailed models on Analog’s servers, Virtual Eval simulates crucial part performance characteristics within seconds. Configure operating conditions such as input tones and external jitter, as well as device features like gain or digital down-conversion. Performance characteristics include noise, distortion, and resolution, FFTs, timing diagrams, response plots, and more.
Open ToolDesign Tool 1
ADC Companion Transport Layer RTL Code Generator Tool
This command line executable tool generates a Verilog module which implements the JESD204 receive transport layer. The user specifies in a configuration file one or more modes to be supported by the transport layer module. These modes are defined as a set of JESD204 parameter values: L, M, F, S, N', and CF. The transport layer converts JESD204 lane data output from a JESD204 link layer IP to a data bus with a fixed width, containing interleaved virtual converter samples. Both JESD204B and JESD204C link layers are supported.
Open ToolIBIS Model 1
Evaluation Kits
Latest Discussions
No discussions on AD6674 yet. Have something to say?
Start a Discussion on EngineerZone®