High Speed Converters

New developments in high speed converters can improve performance in your wideband design while simplifying RF signal path.

Learn More

AD9694

RECOMMENDED FOR NEW DESIGNS

Quad 14-Bit, 500 MSPS, 1.2 V/2.5 V Analog-to-Digital Converter

Part Models
3
1ku List Price
Starting From $535.25

Part Details

  • JESD204B (Subclass 1) coded serial digital outputs
    • Lane rates up to 15 Gbps
  • 1.66 W total power at 500 MSPS
    • 415 mW per analog-to-digital converter (ADC) channel
  • SFDR = 82 dBFS at 305 MHz (1.80 V p-p input range)
  • SNR = 66.8 dBFS at 305 MHz (1.80 V p-p input range)
  • Noise density = −151.5 dBFS/Hz (1.80 V p-p input range)
  • 0.975 V, 1.8 V, and 2.5 V dc supply operation
  • No missing codes
  • Internal ADC voltage reference
  • Analog input buffer
  • On-chip dithering to improve small signal linearity
  • Flexible differential input range
    • 1.44 V p-p to 2.16 V p-p (1.80 V p-p nominal)
  • 1.4 GHz analog input full power bandwidth
  • Amplitude detect bits for efficient AGC implementation
  • 4 integrated wideband digital processors
    • 48-bit NCO, up to 4 cascaded half-band filters
  • Differential clock input
  • Integer clock divide by 1, 2, 4, or 8
  • On-chip temperature diode
  • Flexible JESD204B lane configurations

    AD9694-EP supports defense and aerospace applications (AQEC standard)

    • Download AD9694-EP Data Sheet (pdf)
    • Military temperature range (−55°C to +105°C)
    • Controlled manufacturing baseline
    • 1 assembly/test site
    • 1 fabrication site
    • Product change notification
    • Qualification data available on request
    • V62/23611
AD9694
Quad 14-Bit, 500 MSPS, 1.2 V/2.5 V Analog-to-Digital Converter
Ask a Question

Documentation

Learn More

Software Resources

Evaluation Software 1

JESD204x Frame Mapping Table Generator

The JESD204x Frame Mapping Table Generator tool consists of two Windows executables that will allow the user to input any valid combination of JESD204x parameters (L, M, F, S, NP) in order to output a .csv file that illustrates the frame mapping of the JESD204x mode in table format. There is an executable that allows the user to input a single JESD204x mode and another, that allows the user to input the parameters for multiple JESD204x modes in a specified .csv format in order to output a .csv file that illustrates the frame mapping of each of the JESD204x modes that were input into separate tables.


Hardware Ecosystem

Parts Product Life Cycle Description
Clocks 5
LTC6951 LAST TIME BUY Ultralow Jitter Multi-Output Clock Synthesizer with Integrated VCO
LTC6952 LAST TIME BUY Ultralow Jitter, 4.5GHz PLL with 11 Outputs and JESD204B / JESD204C Support
HMC7044 RECOMMENDED FOR NEW DESIGNS High Performance, 3.2 GHz, 14-Output Jitter Attenuator with JESD204B and JESD204C Support
AD9528 RECOMMENDED FOR NEW DESIGNS JESD204B/JESD204C Clock Generator with 14 LVDS/HSTL Outputs
Modal heading
Add to myAnalog

Add product to the Products section of myAnalog (to receive notifications), to an existing project or to a new project.

Create New Project

Tools & Simulations

Virtual Eval - BETA

Virtual Eval is a web application to assist designers in product evaluation of ADCs, DACs, and other ADI products. Using detailed models on Analog’s servers, Virtual Eval simulates crucial part performance characteristics within seconds. Configure operating conditions such as input tones and external jitter, as well as device features like gain or digital down-conversion. Performance characteristics include noise, distortion, and resolution, FFTs, timing diagrams, response plots, and more.

Open Tool

ADC Companion Transport Layer RTL Code Generator Tool

This command line executable tool generates a Verilog module which implements the JESD204 receive transport layer. The user specifies in a configuration file one or more modes to be supported by the transport layer module. These modes are defined as a set of JESD204 parameter values: L, M, F, S, N', and CF. The transport layer converts JESD204 lane data output from a JESD204 link layer IP to a data bus with a fixed width, containing interleaved virtual converter samples. Both JESD204B and JESD204C link layers are supported.

Open Tool
LTspice

LTspice® is a powerful, fast and free simulation software, schematic capture and waveform viewer with enhancements and models for improving the simulation of analog circuits.

Latest Discussions

No discussions on AD9694 yet. Have something to say?

Start a Discussion on EngineerZone®

Recently Viewed