

# What Matters When It Comes to Choosing an Ethernet PHY

Thomas Brand, Senior Field Applications Engineer

# Introduction

As digitalization progresses further in nearly all aspects of our daily lives, ever greater volumes of data need to be exchanged constantly between different devices and machines. Especially in industry, conventional communications technologies are running up against their limits, and Ethernet, or in this case Industrial Ethernet, is emerging as the new standard. With it, very high data rates in the gigabit range can be achieved over distances of up to 100 m, or even several kilometers if fiber optic cables are used.

Ethernet is an interface specification set forth in IEEE 802.3. One of the elements of IEEE 802.3 is the Ethernet physical (PHY) layer. It is a transceiver component for transmitting and receiving data or Ethernet frames. In the OSI model, Ethernet covers Layer 1 (physical layer) and part of Layer 2 (data link layer).

The physical layer specifies the types of electrical signals, signaling rates, media and connector types, and network topologies. The Ethernet PHY can be mapped onto it, as shown in Table 1.

## Table 1. An OSI Model

| OSI Model Layer |                  | TCP/IP Model      |           |
|-----------------|------------------|-------------------|-----------|
| Host Layers     | 7   Application  | Application Layer |           |
|                 | 6   Presentation |                   |           |
|                 | 5   Session      |                   |           |
|                 | 4   Transport    | TCP/UDP           |           |
| Media Layers    | 3   Network      | IP                |           |
|                 | 2   Data Link    | Ethernet          | MAC & LLC |
|                 | 1   Physical     |                   | РНҮ       |

The PHY forms the physical interface and is responsible for coding and decoding of data between a purely digital system and the medium on which the signals are transmitted. It thus represents a bridge between the digital and electrical connection levels of the interface.

The data link layer defines the way in which communication takes place over the medium and the frame structure for the transmitted and received messages. This means it defines how the bits from the wire are arranged to enable the data to be extracted from the bit stream. With Ethernet, this is called media access control (MAC) and is found in the immediate vicinity of the PHY, but in the data link layer. The MACs are usually integrated into controllers or switches.

PHYs can be discrete components or can also be integrated into Ethernet controllers. A simplified block diagram showing the required Ethernet components and discrete PHYs can be seen in Figure 1.

If a design should be realized using discrete PHYs, a PHY should be selected with a few criteria in mind.

# Important Criteria to Consider when Selecting an Industrial PHY

In industrial applications, the data transmission and the network must be highly reliable and fail-safe over a wide range of temperatures. This applies accordingly to all components.

#### **Network Cycle Times**

The network cycle time is the time it takes for the controller to collect and update the data from the connected devices. A PHY with a low latency shortens the network cycle time and thereby improves the network update time, which is especially important for time critical applications. More devices can thus be connected to the network.

#### Susceptibility to Interference/Robustness

Operating environments in industrial applications are often harsh. A PHY must be able to withstand the prevailing external conditions because it is connected directly or via small magnetics to the cables, into which interference (radiated or conducted) can be coupled.

EMC standards such as CISPR 32 and IEC 61000-4-2 to IEC 6100-4-6 are yardsticks against which a PHY specification should be measured. Robust PHYs pave the way for certification and eliminate the usually tedious task of redesign.



Figure 1. A simplified block diagram of an Ethernet connection.

#### **Losses and Temperature Range**

Devices for industrial applications are usually protected against dust and moisture ingress to IP65/IP66. This restricts the airflow available for cooling the electronics. At the same time, devices in industrial applications are often exposed to high ambient temperatures. In addition, for line and ring topologies, two Ethernet connections and thus two PHYs are required, so the PHY losses for data input and output are doubled. Thus, PHYs with low losses should be selected so that self-heating can be minimized.

#### **Analog Devices External PHYs**

Analog Devices developed its Industrial Ethernet PHYs with focus on industrial requirements and has introduced the robust PHYs ADIN1200 (10 Mbps/100 Mbps), ADIN1300 (10 Mbps/100 Mbps/1 Gbps), and ADIN1100 (10BASE-T1L) to supplement its Industrial Ethernet portfolio, ADI Chronous<sup>™</sup>.

## About the Author

Thomas Brand began his career at Analog Devices in Munich in 2015 as part of his master's thesis. After graduating, he was part of a trainee program at ADI. In 2017, he became a field applications engineer. Thomas supports large industrial customers in Central Europe and also specializes in the field of Industrial Ethernet. He studied electrical engineering at the University of Cooperative Education in Mosbach before completing his postgraduate studies in international sales with a master's degree at the University of Applied Sciences in Constance. He can be reached at thomas.brand@analog.com.

Engage with the ADI technology experts in our online support community. Ask your tough design questions, browse FAQs, or join a conversation.



Visit ez.analog.com



For regional headquarters, sales, and distributors or to contact customer service and technical support. visit analog.com/contact

Ask our ADI technology experts tough questions, browse FAQs, or join a conversation at the EngineerZone Online Support Community. Visit ez.analog.com.

©2022 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.

TA23580-2/22