

RELIABILITY REPORT FOR MAX9636AXT+ PLASTIC ENCAPSULATED DEVICES

March 2, 2011

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

| Approved by          |
|----------------------|
| Sokhom Chum          |
| Quality Assurance    |
| Reliability Engineer |



#### Conclusion

MAX9636

The MAX9636AXT+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

## Table of Contents

| IDevice Description         | IVDie Information              |
|-----------------------------|--------------------------------|
| IIManufacturing Information | VQuality Assurance Information |
| IIIPackaging Information    | VIReliability Evaluation       |
| Attachments                 |                                |

### I. Device Description

A. General

The MAX9636/MAX9637/MAX9638 are single-supply, CMOS input op amps featuring wide bandwidth at low quiescent current, making them suitable for a broad range of battery-powered applications such as portable medical instruments, portable media players, and smoke detectors. A combination of extremely low input bias currents, low input current noise and low input voltage noise allows interface to high-impedance sources such as photodiode and piezoelectric sensors. These devices are also ideal for general-purpose signal processing functions such as filtering and amplification in a broad range of portable, battery-powered applications. The ICs feature a maximized ratio of gain bandwidth (GBW) to supply current. The devices operate from a single 2.1V to 5.5V supply at a typical quiescent supply current to 36µA. For additional power conservation, the MAX9636 and MAX9638 offer a low-power shutdown mode that reduces supply current to 1µA and places the amplifiers' outputs into a high-impedance state. The ICs are specified over the automotive operating temperature range (-40°C to +125°C). The single is offered in a space-saving, 6-pin SC70 package, while the dual is offered in tiny, 8-pin SC70 and 10-pin UTQFN packages.



| A. Description/Function:         | 3V/5V Low-Power, Low-Noise, CMOS, Rail-to-Rail I/O Op Amps |
|----------------------------------|------------------------------------------------------------|
| B. Process:                      | S18                                                        |
| C. Number of Device Transistors: | 370                                                        |
| D. Fabrication Location:         | California                                                 |

Thailand April 23, 2010

- D. Fabrication Location:
- E. Assembly Location:
- F. Date of Initial Production:

# III. Packaging Information

| 6-pin SC70               |
|--------------------------|
| NiPd                     |
| 100% matte Tin           |
| Non-conductive           |
| Au (1 mil dia.)          |
| Epoxy with silica filler |
| #05-9000-4069 / A        |
| Class UL94-V0            |
| Level 1                  |
| 326°C/W                  |
| 115°C/W                  |
| 326.5°C/W                |
| 115°C/W                  |
|                          |

# IV. Die Information

| A. Dimensions:             | 30.31 X 22.83 mils                                   |
|----------------------------|------------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2\;$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Al with Ti/TiN Barrier                               |
| D. Backside Metallization: | None                                                 |
| E. Minimum Metal Width:    | 0.18µm                                               |
| F. Minimum Metal Spacing:  | 0.18µm                                               |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                           |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                     |
| I. Die Separation Method:  | Wafer Saw                                            |
|                            |                                                      |



| Ι. | Quality A | Assurance | Inf | formati | ion |
|----|-----------|-----------|-----|---------|-----|
|----|-----------|-----------|-----|---------|-----|

| Richard Aburano (Manager, Reliability Engineering)                                                                     |
|------------------------------------------------------------------------------------------------------------------------|
| Don Lipps (Manager, Reliability Engineering)                                                                           |
| Bryan Preeshl (Vice President of QA)                                                                                   |
| <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% For all Visual Defects.</li></ul> |
| < 50 ppm                                                                                                               |
| Mil-Std-105D                                                                                                           |
|                                                                                                                        |

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{\text{192 x 4340 x 48 x 2}} \text{ (Chi square value for MTTF upper limit)}$   $\lambda = 22.9 \text{ x } 10^{-9}$   $\lambda = 22.9 \text{ F.I.T. (60\% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the S18 Process results in a FIT Rate of 0.40 @ 25C and 6.96 @ 55C (0.8 eV, 60% UCL)

### B. E.S.D. and Latch-Up Testing (lot SI6ZAQ001B D/C 1005)

The OY55 die type has been found to have all pins able to withstand a HBM transient pulse of +/- 2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

## MAX9636AXT+

| TEST ITEM                                                                                                            | TEST CONDITION            | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS |
|----------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|-------------|-----------------------|----------|
| Static Life Test (Note 1)         Ta = 135°C         DC Parameters         48         0         SI6ZAQ001B, D/C 1005 |                           |                           |             |                       |          |
|                                                                                                                      | Biased<br>Time = 192 hrs. | & functionality           |             |                       |          |

Note 1: Life Test Data may represent plastic DIP qualification lots.