## RELIABILITY REPORT

FOR

# MAX921xxA

# PLASTIC ENCAPSULATED DEVICES

August 12, 2002

# **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

Jim Pedicord Quality Assurance Reliability Lab Manager Bryan J. Preeshl Quality Assurance Executive Director

Reviewed by

#### Conclusion

The MAX921 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. ......Device Description

II. ......Manufacturing Information

III. ......Packaging Information

IV. ......Die Information

V. ......Quality Assurance Information

VI. .....Reliability Evaluation

IV. .....Attachments

## I. Device Description

#### A. General

The MAX921 single, micropower, low-voltage comparator features the lowest power consumption available. This comparator draws less than  $4\mu A$  supply current over temperature, and includes an internal 1.182V  $\pm 1\%$  voltage reference, programmable hysteresis, and TTL/CMOS outputs that sink and source current.

Ideal for 3V or 5V single-supply applications, the MAX921 operatse from a single  $\pm 2.5$ V to  $\pm 11$ V supply (or a  $\pm 1.25$ V to  $\pm 5$ V dual supply), and each comparator's input voltage range swings from the negative supply rail to within 1.3V of the positive supply.

The MAX921's unique output stage continuously sources as much as 40mA. And by eliminating power-supply glitches that commonly occur when comparators change logic states, the MAX921 minimizes parasitic feedback, which makes it easier to use.

The single MAX921 provides a unique and simple method for adding hysteresis without feedback and complicated equations, simply by using the HYST pin and two resistors.

### B. Absolute Maximum Ratings

| <u>ltem</u>                                        | Rating                        |
|----------------------------------------------------|-------------------------------|
| V+ to V-, V+ to GND, GND to V-                     | -0.3V, +12V                   |
| Inputs                                             |                               |
| Current, IN_+, IN, HYST                            | 20mA                          |
| Voltage, IN_+, IN, HYST                            | (V+ + 0.3V) to $(V 0.3V)$     |
| Outputs                                            |                               |
| Current, REF                                       | 20mA                          |
| Current, OUT_                                      | 50mA                          |
| Voltage, REF                                       | (V+ + 0.3V) to $(V 0.3V)$     |
| Voltage, OUT_                                      | (V+ + 0.3V) to $(GND - 0.3V)$ |
| OUT_ Short-Circuit Duration (V+ <sup>2</sup> 5.5V) | Continuous                    |
| Operating Temperature Ranges:                      |                               |
| MAX921Cxx                                          | 0°C to +70°C                  |
| MAX921Exx                                          | -40°C to +85°C                |
| Storage Temperature Range                          | -65°C to +150°C               |
| Lead Temperature (soldering, 10sec)                | +300°C                        |
| Continuous Power Dissipation (TA = +70°C)          |                               |
| 8-Lead PDIP                                        | 727mW                         |
| 8-Lead SO                                          | 471mW                         |
| 8-Lead μMAX                                        | 330mW                         |
| Derates above +70°C                                |                               |
| 8-Lead PDIP                                        | 9.09mW/°C                     |
| 8-Lead SO                                          | 5.88W/°C                      |
| 8-Lead μMAX                                        | 4.10W/°C                      |

# II. Manufacturing Information

A. Description/Function: Ultra Low-Power, Single/Dual-Supply Comparators

B. Process: S3 (SG3) - Standard 3 micron silicon gate CMOS

C. Number of Device Transistors: 164

D. Fabrication Location: Oregon, USA

E. Assembly Location: Malaysia, Philippines, Korea or Thailand

F. Date of Initial Production: March, 1993

# **III. Packaging Information**

| A. Package Type:                                                                               | 8-Lead PDIP              | 8-Lead SO                | 8-Lead uMAX              |
|------------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|
| B. Lead Frame:                                                                                 | Copper                   | Copper                   | Copper                   |
| C. Lead Finish:                                                                                | Solder Plate             | Solder Plate             | Solder Plate             |
| D. Die Attach:                                                                                 | Silver-filled Epoxy      | Silver-filled Epoxy      | Silver-filled Epoxy      |
| E. Bondwire:                                                                                   | Gold (1.3 mil dia.)      | Gold (1 mil dia.)        | Gold (1.3 mil dia.)      |
| F. Mold Material:                                                                              | Epoxy with silica filler | Epoxy with silica filler | Epoxy with silica filler |
| G. Assembly Diagram:                                                                           | # 05-1501-0096           | # 05-1501-0097           | # 05-1501-0098           |
| H. Flammability Rating:                                                                        | Class UL94-V0            | Class UL94-V0            | Class UL94-V0            |
| <ol> <li>Classification of Moisture Sensitivity<br/>per JEDEC standard JESD22-A112:</li> </ol> | Level 1                  | Level 1                  | Level 1                  |

### IV. Die Information

A. Dimensions: 58 x 61 mils

B. Passivation: Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub> (Silicon nitride/ Silicon dioxide)

C. Interconnect: Aluminum/Si (Si = 1%)

D. Backside Metallization: None

E. Minimum Metal Width: 3 microns (as drawn)

F. Minimum Metal Spacing: 3 microns (as drawn)

G. Bondpad Dimensions: 5 mil. Sq.

H. Isolation Dielectric: SiO<sub>2</sub>

I. Die Separation Method: Wafer Saw

### V. Quality Assurance Information

A. Quality Assurance Contacts: Jim Pedicord (Reliability Lab Manager)

Bryan Preeshl (Executive Director of QA)

Kenneth Huening (Vice President)

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.

0.1% For all Visual Defects.

C. Observed Outgoing Defect Rate: < 50 ppm

D. Sampling Plan: Mil-Std-105D

### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

$$\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \text{ x } 4389 \text{ x } 160 \text{ x } 2}$$

$$\lambda = 6.79 \text{ x } 10^{-9}$$

$$\lambda = 6.79 \text{ F.I.T. } (60\% \text{ confidence level @ 25°C})$$

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on rejects from lots exceeding this level. The attached Burn-In Schematic (Spec. # 06-5126) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (RR-1M).

### B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family.

# C. E.S.D. and Latch-Up Testing

The CM21 die type has been found to have all pins able to withstand a transient pulse of  $\pm 2500$ V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm 100$ mA and/or  $\pm 20$ V.

Table 1 Reliability Evaluation Test Results

# MAX921xxA

| TEST ITEM            | TEST CONDITION                                          | FAILURE IDENTIFICATION               | PACKAGE            | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|--------------------------------------|--------------------|----------------|-----------------------|
| Static Life Test     | t (Note 1)                                              |                                      |                    |                |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters & functionality        |                    | 160            | 0                     |
| Moisture Testir      | ng (Note 2)                                             |                                      |                    |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters & functionality        | PDIP<br>SO<br>uMAX | 77<br>77<br>77 | 0<br>0<br>0           |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality     |                    | 77             | 0                     |
| Mechanical Str       | ress (Note 2)                                           |                                      |                    |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters (generic test vehicle) |                    | 77             | 0                     |

Note 1: Life Test Data may represent plastic D.I.P. qualification lots. Note 2: Generic Process/Package Data

#### Attachment #1

TABLE II. Pin combination to be tested. 1/2/

|    | Terminal A (Each pin individually connected to terminal A with the other floating) | Terminal B (The common combination of all like-named pins connected to terminal B) |
|----|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> 3/                                                | All V <sub>PS1</sub> pins                                                          |
| 2. | All input and output pins                                                          | All other input-output pins                                                        |

- 1/ Table II is restated in narrative form in 3.4 below.
- 2/ No connects are not to be tested.
- $\underline{3/}$  Repeat pin combination I for each named Power supply and for ground (e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND,  $+V_{S_1}$ ,  $-V_{S_2}$ ,  $V_{REF}$ , etc).

## 3.4 Pin combinations to be tested.

- a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
- b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
- c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.







| PKG.CODE: S8-2 |        | APPROVALS | DATE | MAXI               | <b>//</b> I |
|----------------|--------|-----------|------|--------------------|-------------|
| CAV./PAD SIZE: | PKG.   |           |      | BUILDSHEET NUMBER: | REV.:       |
| 90 X 90        | DESIGN |           |      | 05-1501-0097       | Α           |



| PKG.CODE: U8-1 |        | APPROVALS | DATE | NIXI               | <b>//</b> I |
|----------------|--------|-----------|------|--------------------|-------------|
| CAV./PAD SIZE: | PKG.   |           | _    | BUILDSHEET NUMBER: | REV.:       |
| 68X94          | DESIGN |           | -    | 05-1501-0098       | A           |

