



RELIABILITY REPORT FOR MAX9120EXK+

PLASTIC ENCAPSULATED DEVICES

October 22, 2008

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                       |
|-----------------------------------|
| Ken Wendel                        |
| Quality Assurance                 |
| Director, Reliability Engineering |



#### Conclusion

The MAX9120EXK+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim"s quality and reliability standards.

#### **Table of Contents**

- I. .....Device Description V. .....Quality Assurance Information
- II. ......Manufacturing Information
- III. .....Packaging Information

- VI. .....Reliability Evaluation
- .....Attachments

IV. .....Die Information

#### I. Device Description

A. General

The MAX9117 / MAX9120 nanopower comparators in space-saving SC70 packages feature Beyond-the-Rails(tm) inputs and are guaranteed to operate down to +1.6V. The MAX9117/MAX9118 feature an on-board 1.252V ±1.75% reference and draw an ultra-low supply current of only 600nA, while the MAX9119/MAX9120 (without reference) require just 350nA of supply current. These features make the MAX9117-MAX9120 family of comparators ideal for all 2-cell battery-monitoring/management applications. The unique design of the output stage limits supply-current surges while switching, virtually eliminating the supply glitches typical of many other comparators. This design also minimizes overall power consumption under dynamic conditions. The MAX9117/MAX9119 have a push-pull output stage that sinks and sources current. Large internal-output drivers allow rail-to-rail output swing with loads up to 5mA. The MAX9118/MAX9120 have an open-drain output stage that makes them suitable for mixed-voltage system design. All devices are available in the ultra-small 5-pin SC70 package.



A. Description/Function:

D. Fabrication Location:

F. Date of Initial Production:

E. Assembly Location:

C. Number of Device Transistors:

II. Manufacturing Information

B. Process:

III. Packaging Information

| SC70, 1.6V, Nanopower, Beyond-the-Rails Comparators With/Without |
|------------------------------------------------------------------|
| Reference                                                        |

B8

California or Texas Carsem, UTL (NSEB), Unisem Pre 1997

| A. Package Type:                                                            | 5-pin SC70                                                                 |
|-----------------------------------------------------------------------------|----------------------------------------------------------------------------|
| B. Lead Frame:                                                              | Alloy42                                                                    |
| C. Lead Finish:                                                             | 100% matte Tin                                                             |
| D. Die Attach:                                                              | Conductive Epoxy                                                           |
| E. Bondwire:                                                                | Gold (1 mil dia.)                                                          |
| F. Mold Material:                                                           | Epoxy with silica filler                                                   |
| G. Assembly Diagram:                                                        | #05-1501-0220                                                              |
| H. Flammability Rating:                                                     | Class UL94-V0                                                              |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                                                                    |
| J. Single Layer Theta Ja:                                                   | 324°C/W                                                                    |
| K. Single Layer Theta Jc:                                                   | 115°C/W                                                                    |
| nformation                                                                  |                                                                            |
| A. Dimensions:                                                              | 31 X 30 mils                                                               |
| B. Passivation:                                                             | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon |
| C. Interconnect:                                                            | Aluminum/Si (Si = 1%)                                                      |
| D. Backside Metallization:                                                  | None                                                                       |
| E. Minimum Metal Width:                                                     | 0.8 microns (as drawn)                                                     |
| F. Minimum Metal Spacing:                                                   | 0.8 microns (as drawn)                                                     |
|                                                                             |                                                                            |

### IV. Die In

| A. Dimensions.             |                                                   |
|----------------------------|---------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide |
| C. Interconnect:           | Aluminum/Si (Si = 1%)                             |
| D. Backside Metallization: | None                                              |
| E. Minimum Metal Width:    | 0.8 microns (as drawn)                            |
| F. Minimum Metal Spacing:  | 0.8 microns (as drawn)                            |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                        |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                  |
| I. Die Separation Method:  | Wafer Saw                                         |
|                            |                                                   |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Ken Wendel (Director, Reliability Engineering)<br>Bryan Preeshl (Managing Director of QA)       |
|-----------------------------------|-------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% For all Visual Defects. |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                        |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                    |

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are pending. Using these results, the Failure Rate  $(\lambda)$  is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTF}} = \underbrace{\frac{1.83}{192 \times 4340 \times 80 \times 2}}_{\text{(where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)}$ 

𝔅 = 13.42 x 10<sup>-9</sup>

𝔅 = 13.42 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly 1000 hour life test monitors on its processes. This data is published in the Product Reliability Report found at http://www.maxim-ic.com/. Current monitor data for the B8 Process results in a FIT Rate of 2.71 @ 25C and 17.30 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

C. E.S.D. and Latch-Up Testing

The CM82-3 die type has been found to have all pins able to withstand a HBM transient pulse of 2500 V per JEDEC JESD22-A114-D. Latch-Up testing has shown that this device withstands a current of 50 mA.



# Table 1 Reliability Evaluation Test Results

## MAX9120EXK+

| TEST ITEM        | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |
|------------------|-----------------|---------------------------|-------------|-----------------------|--|
| Static Life Test | (Note 1)        |                           |             |                       |  |
|                  | Ta = 135°C      | DC Parameters             | 80          | 0                     |  |
|                  | Biased          | & functionality           |             |                       |  |
|                  | Time = 192 hrs. | -                         |             |                       |  |
| Moisture Testing | (Note 2)        |                           |             |                       |  |
| 85/85            | Ta = 85°C       | DC Parameters             | 77          | 0                     |  |
|                  | RH = 85%        | & functionality           |             |                       |  |
|                  | Biased          |                           |             |                       |  |
|                  | Time = 1000hrs. |                           |             |                       |  |
| Mechanical Stres | ss (Note 2)     |                           |             |                       |  |
| Temperature      | -65°C/150°C     | DC Parameters             | 77          | 0                     |  |
| Cycle            | 1000 Cycles     | & functionality           |             |                       |  |
| -                | Method 1010     |                           |             |                       |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data