

RELIABILITY REPORT FOR MAX890LESA+

PLASTIC ENCAPSULATED DEVICES

April 23, 2013

# **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

| Approved by          |
|----------------------|
| Sokhom Chum          |
| Quality Assurance    |
| Reliability Engineer |



#### Conclusion

The MAX890LESA+ successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

#### **Table of Contents**

- I. .....Device Description
- II. ......Manufacturing Information
- IV. .....Die Information
- V. .....Quality Assurance Information
- III. .....Packaging Information
- VI. .....Reliability Evaluation

.....Attachments

# I. Device Description

A. General

The MAX890L smart, low-voltage, P-channel, MOSFET power switch is intended for high-side load-switching applications. This switch operates with inputs from +2.7V to +5.5V, making it ideal for both +3V and +5V systems. Internal current-limiting circuitry protects the input supply against overload. Thermal-overload protection limits power dissipation and junction temperatures. The MAX890L's maximum current limit is 1.2A. The current limit through the switch is programmed with a resistor from SET to ground. The quiescent supply current is a low 10µA. When the switch is off, the supply current decreases to 0.1µA. The MAX890L is available in an 8-pin SO package.

| Á                |                                                                             |                                                                                     |
|------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| ij. N            | Manufacturing Information                                                   |                                                                                     |
| А                |                                                                             |                                                                                     |
|                  | A. Description/Function:                                                    | 1.2A, Current-Limited, High-Side P-Channel Switch with Thermal Shutdown             |
|                  | B. Process:                                                                 | B12                                                                                 |
|                  | C. Number of Device Transistors:                                            |                                                                                     |
|                  | D. Fabrication Location:                                                    | Oregon                                                                              |
|                  | E. Assembly Location:                                                       | Thailand, Philippines, or Malaysia                                                  |
| Á,               | F. Date of Initial Production:                                              | Pre 1997                                                                            |
| A<br>III. I<br>Á | Packaging Information                                                       |                                                                                     |
|                  | A. Package Type:                                                            | 150 mil 8L SOIC                                                                     |
|                  | B. Lead Frame:                                                              | Copper                                                                              |
|                  | C. Lead Finish:                                                             | 100% matte Tin                                                                      |
|                  | D. Die Attach:                                                              | Conductive                                                                          |
|                  | E. Bondwire:                                                                | Au (1.3 mil dia.)                                                                   |
|                  | F. Mold Material:                                                           | Epoxy with silica filler                                                            |
|                  | G. Assembly Diagram:                                                        | #05-1101-0090                                                                       |
| Á                | H. Flammability Rating:                                                     | Class UL94-V0                                                                       |
| Á                | I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | 1                                                                                   |
| A                | J. Single Layer Theta Ja:                                                   | 170°C/W                                                                             |
|                  | K. Single Layer Theta Jc:                                                   | 40°C/W                                                                              |
|                  | L. Multi Layer Theta Ja:                                                    | 128.4°C/W                                                                           |
|                  | M. Multi Layer Theta Jc:                                                    | 36°C/W                                                                              |
| Á<br>ıv.<br>Á    | Die Information                                                             |                                                                                     |
|                  | A. Dimensions:                                                              | 56 X 126 mils                                                                       |
|                  | B. Passivation:                                                             | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide) |
|                  | C. Interconnect:                                                            | Al/0.5%Cu with Ti/TiN Barrier                                                       |
|                  | D. Backside Metallization:                                                  | None                                                                                |
|                  | E. Minimum Metal Width:                                                     | 1.2 microns (as drawn)                                                              |
|                  | F. Minimum Metal Spacing:                                                   | 1.2 microns (as drawn)                                                              |
|                  | G. Bondpad Dimensions:                                                      |                                                                                     |
|                  | H. Isolation Dielectric:                                                    | SiO <sub>2</sub>                                                                    |
|                  | I. Die Separation Method:                                                   | Wafer Saw                                                                           |





#### V. Quality Assurance Information

| A. | Quality Assurance Contacts:    | Richard Aburano (Manager, Reliability Engineering)<br>Don Lipps (Manager, Reliability Engineering)<br>Bryan Preeshl (Vice President of QA) |
|----|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| В. | Outgoing Inspection Level:     | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% For all Visual Defects.</li></ul>                     |
| C. | Observed Outgoing Defect Rate: | < 50 ppm                                                                                                                                   |
| D. | Sampling Plan:                 | Mil-Std-105D                                                                                                                               |

### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{(\text{Chi square value for MTTF upper limit)}} (\text{Chi square value for MTTF upper limit)}$   $\lambda = 2.3 \times 10^{-9}$ 

𝒫 = 2.3 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the B12 Process results in a FIT Rate of 0.02 @ 25C and 0.33 @ 55C (0.8 eV, 60% UCL)

#### B. E.S.D. and Latch-Up Testing (lot JX3BEQ001I, D/C 1048)

The PX82-1 die type has been found to have all pins able to withstand a transient pulse of:

| ESD-HBM: | +/- 2500V per JEDEC JESD22-A114 |
|----------|---------------------------------|
| ESD-CDM: | +/- 750V per JEDEC JESD22-C101  |

Latch-Up testing has shown that this device withstands a current of +/- 100mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

## MAX890LESA+

| TEST ITEM             | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS              |
|-----------------------|-----------------|---------------------------|-------------|-----------------------|-----------------------|
| Static Life Test (Not | e 1)            |                           |             |                       |                       |
|                       | Ta = 135°C      | DC Parameters             | 80          | 0                     | NX3BCA112BQ, D/C 0210 |
|                       | Biased          | & functionality           | 80          | 0                     | IX3BB3156AQ, D/C 0011 |
|                       | Time = 192 hrs. |                           | 80          | 0                     | NLCBFQ002A, D/C 9814  |
|                       |                 |                           | 80          | 0                     | NLCBGU001A, D/C 9801  |
|                       |                 |                           | 80          | 0                     | NNUEDQ002B, D/C 9845  |
|                       |                 |                           | 80          | 0                     | NLCBHB024B, D/C 9752  |

Note 1: Life Test Data may represent plastic DIP qualification lots.