

RELIABILITY REPORT FOR MAX869LEEE+ PLASTIC ENCAPSULATED DEVICES

May 24, 2010

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

| Approved by                      |  |
|----------------------------------|--|
| Don Lipps                        |  |
| Quality Assurance                |  |
| Manager, Reliability Engineering |  |



#### Conclusion

The MAX869LEEE+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

## **Table of Contents**

| IDevice Description         |  |
|-----------------------------|--|
| IIManufacturing Information |  |

III. ......Packaging Information

.....Attachments

V. .....Quality Assurance Information VI. .....Reliability Evaluation IV. .....Die Information

#### I. Device Description

A. General

The MAX869L P-channel load switch features an accurate user-set current limit and low on-resistance. This switch is designed to protect your power source from shorts and surges by limiting current and preventing the system supply from being pulled low. The input voltage range is 2.7V to 5.5V. The MAX869L features a 2A, 45m switch controlled by a logic signal. Current-limit accuracy is  $\pm 21\%$ , and can be set from 400mA to 2.4A using a single resistor. The device has a low 12µA quiescent supply current, which reduces to 2µA max in shutdown. It features thermal-shutdown protection and a logic-signal output pin (active-low FAULT) that signals when there is an overcurrent or overtemperature condition.



C. Number of Device Transistors:

D. Fabrication Location:

F. Date of Initial Production:

E. Assembly Location:

**II. Manufacturing Information** 

- A. Description/Function:
   2A, Current-Limited, High-Side P-Channel Switch with Thermal Shutdown

   B. Process:
   S12
  - Oregon, California or Texas Philippines, Thailand August 15, 1997

III. Packaging Information

| A. Package Type:                                                                              | 16-pin QSOP              |
|-----------------------------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                                                | Copper                   |
| C. Lead Finish:                                                                               | 100% matte Tin           |
| D. Die Attach:                                                                                | Conductive               |
| E. Bondwire:                                                                                  | Au (1.3 mil dia.)        |
| F. Mold Material:                                                                             | Epoxy with silica filler |
| G. Assembly Diagram:                                                                          | #05-1101-0044            |
| H. Flammability Rating:                                                                       | Class UL94-V0            |
| <ol> <li>Classification of Moisture Sensitivity per<br/>JEDEC standard J-STD-020-C</li> </ol> | Level 1                  |
| J. Single Layer Theta Ja:                                                                     | 120°C/W                  |
| K. Single Layer Theta Jc:                                                                     | 37°C/W                   |
| L. Multi Layer Theta Ja:                                                                      | 105°C/W                  |
| M. Multi Layer Theta Jc:                                                                      | 37°C/W                   |

#### IV. Die Information

| A. Dimensions:             | 90 X 131 mils                                      |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                      |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 1.2 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 1.2 microns (as drawn)                             |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |
|                            |                                                    |



### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \times 4340 \times 320 \times 2}$  (Chi square value for MTTF upper limit)  $\lambda = 3.4 \times 10^{-9}$   $\lambda = 3.4 \text{ F.I.T.}$  (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the S12 Process results in a FIT Rate of 0.17 @ 25C and 3.00 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

#### C. E.S.D. and Latch-Up Testing

The PX49-1 die type has been found to have all pins able to withstand a HBM transient pulse of +/-3000V per Mil-Std 883 Method 3015.7. Latch-Up testing has shown that this device withstands a current of +/-250mA.



# Table 1 Reliability Evaluation Test Results

### MAX869LEEE+

| TEST ITEM                  | TEST CONDITION                                    | FAILURE<br>IDENTIFICATION        | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |  |
|----------------------------|---------------------------------------------------|----------------------------------|-------------|-----------------------|--|--|
| Static Life Test (Note 1)  |                                                   |                                  |             |                       |  |  |
|                            | Ta = 135°C<br>Biased<br>Time = 192 hrs.           | DC Parameters<br>& functionality | 320         | 0                     |  |  |
| Moisture Testing (Note 2)  |                                                   |                                  |             |                       |  |  |
| HAST                       | Ta = 130°C<br>RH = 85%<br>Biased<br>Time = 96hrs. | DC Parameters<br>& functionality | 77          | 0                     |  |  |
| Mechanical Stress (Note 2) |                                                   |                                  |             |                       |  |  |
| Temperature<br>Cycle       | -65°C/150°C<br>1000 Cycles<br>Method 1010         | DC Parameters<br>& functionality | 77          | 0                     |  |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data