MAX8539EEI Rev. A

**RELIABILITY REPORT** 

FOR

## MAX8539EEI

PLASTIC ENCAPSULATED DEVICES

March 31, 2004

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

en

Jim Pedicord Quality Assurance Manager, Reliability Operations

Reviewed by

Bryan J. Preeshl Quality Assurance Managing Director

#### Conclusion

The MAX8539 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. .....Device Description II. .....Manufacturing Information III. .....Packaging Information V. .....Quality Assurance Information VI. .....Reliability Evaluation IV. .....Die Information .....Attachments

## I. Device Description

A. General

The MAX8539 controller provides a complete power-management solution for both double-data-rate (DDR) and combiner supplies. The MAX8539 is configured for out-of-phase and in-phase DDR power-supply operations, respectively, and generates three outputs: the main memory voltage ( $V_{DDQ}$ ), the tracking sinking/sourcing termination voltage ( $V_{TTR}$ ), and the termination reference voltage ( $V_{TTR}$ ).

The MAX8539 uses constant-frequency voltage-mode architecture with operating frequencies of 200kHz to 1.4MHz. An internal high- bandwidth (25MHz) operational amplifier is used as an error amplifier to regulate the output voltage. This allows fast transient response, reducing the number of output capacitors. An all-N-FET design optimizes efficiency and cost. The MAX8539 has a 1% accurate reference. The second synchronous buck controller in the MAX8539 and the V<sub>TTR</sub> amplifier generates 1/2 V<sub>DDQ</sub> voltage for V<sub>TT</sub> and V<sub>TTR</sub>, and track the V<sub>DDQ</sub> within  $\pm$ 1%.

The controller uses a high-side current-sense architecture for current limiting. ILIM pins allow the setting of an adjustable, lossless current limit for different combinations of load current and  $R_{DSON}$ . Alternately, more accurate overcurrent limit is achieved by using a sense resistor in series with the high-side FET. Overvoltage protection is achieved by latching off the high-side MOSFET and latching on the low-side MOSFET when the output voltage exceeds 17% of its set output. Independent enable, power-good, and soft-start features enhance flexibility.

| B. Absolute Maximum Ratings               |                        |
|-------------------------------------------|------------------------|
| ltem                                      | Rating                 |
| V+ to GND                                 | -0.3V to +25V          |
| AVL, VL to GND                            | -0.3V to +6V           |
| PGND to GND                               | -0.3V to +0.3V         |
| FB_, EN_, POK_ to GND                     | -0.3V to +6V           |
| REFIN, VTTR, FREQ, SS_, COMP_ to GND      | 0.3V to (AVL + 0.3V)   |
| BST_, ILIM_ to GND                        | -0.3V to +30V          |
| DH1 to LX1                                | -0.3V to (BST1 + 0.3V) |
| DH2 to LX2                                | -0.3V to (BST2 + 0.3V) |
| LX_ to BST_                               | -6V to +0.3V           |
| LX_ to GND                                | -2V to +25V            |
| DL_ to PGND                               | -0.3V to (VL + 0.3V)   |
| Operating Temperature Range               | -40°C to +85°C         |
| Junction Temperature                      | +150°C                 |
| Storage Temperature Range                 | -65°C to +150°C        |
| Lead Temperature (soldering, 10s)         | +300°C                 |
| Continuous Power Dissipation (TA = +70°C) |                        |
| 28-Pin QSOP                               | 860mW                  |
| Derates above +70°C                       |                        |
| 28-Pin QSOP                               | 10.8mW/°C              |
|                                           |                        |

# II. Manufacturing Information

A. Description/Function: Dual-Synchronous Buck Controllers for Point-of-Load, Tracking, and DDR Memory Power Supplies

| B. Process:                      | S8 (Standard 0.8 micron silicon gate CMOS) |
|----------------------------------|--------------------------------------------|
| C. Number of Device Transistors: | 5504                                       |
| D. Fabrication Location:         | California, USA                            |
| E. Assembly Location:            | Philippines or Thailand                    |
| F. Date of Initial Production:   | January, 2004                              |

# III. Packaging Information

| A. Package Type:        | 28-Pin QSOP              |
|-------------------------|--------------------------|
| B. Lead Frame:          | Copper                   |
| C. Lead Finish:         | Solder Plate             |
| D. Die Attach:          | Silver-Filled Epoxy      |
| E. Bondwire:            | Gold (1.3 mil dia.)      |
| F. Mold Material:       | Epoxy with silica filler |
| G. Assembly Diagram:    | # 05-9000-0559           |
| H. Flammability Rating: | Class UL94-V0            |
|                         |                          |

I. Classification of Moisture Sensitivity per JEDEC standard J-STD-020-A: Level 1

## **IV. Die Information**

| A. Dimensions:             | 140 x 80 mils                                      |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Aluminum/Si (Si = 1%)                              |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 0.8 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 0.8 microns (as drawn)                             |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

#### V. Quality Assurance Information

| Α. | Quality Assurance Contacts: | Jim Pedicord (Manager, Reliability Operations) |
|----|-----------------------------|------------------------------------------------|
|    |                             | Bryan Preeshl (Managing Director of QA)        |
|    |                             | Kenneth Huening (Vice President)               |

- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.
  0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{\frac{1.83}{192 \times 4389 \times 48 \times 2}}_{\text{Temperature Acceleration factor assuming an activation energy of 0.8eV}$ 

 $\lambda = 22.62 \text{ x } 10^{-9}$ 

 $\lambda$  = 22.62 F.I.T. (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability monitor program. In addition to routine production Burn-In, Maxim pulls a sample from every fabrication process three times per week and subjects it to an extended Burn-In prior to shipment to ensure its reliability. The reliability control level for each lot to be shipped as standard product is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on any lot that exceeds this reliability control level. Attached Burn-In Schematic (Spec. # 06-6190) shows the static Burn-In circuit. Maxim also performs quarterly 1000 hour life test monitors. This data is published in the Product Reliability Report (**RR-1M**).

#### B. Moisture Resistance Tests

Maxim pulls pressure pot samples from every assembly process three times per week. Each lot sample must meet an LTPD = 20 or less before shipment as standard product. Additionally, the industry standard 85°C/85%RH testing is done per generic device/package family once a quarter.

#### C. E.S.D. and Latch-Up Testing

The PN02-2 die type has been found to have all pins able to withstand a transient pulse of  $\pm$ <200V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 250mA.

## Table 1 Reliability Evaluation Test Results

## MAX8539EEI

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | PACKAGE | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|---------|----------------|-----------------------|
| Static Life Test     | t (Note 1)                                              |                                  |         |                |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters<br>& functionality |         | 48             | 0                     |
| Moisture Testi       | ng (Note 2)                                             |                                  |         |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | QFN     | 77             | 0                     |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |         | 77             | 0                     |
| Mechanical Str       | ress (Note 2)                                           |                                  |         |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters<br>& functionality |         | 77             | 0                     |

Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic Package/Process data

# Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |  |  |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|--|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All V <sub>PS1</sub> pins                                                                   |  |  |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |  |  |

# TABLE II. Pin combination to be tested. 1/2/

- 1/ Table II is restated in narrative form in 3.4 below.
- $\overline{2/}$  No connects are not to be tested.
- $\overline{3/}$  Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND,  $+V_{S}$ ,  $-V_{S}$ ,  $V_{REF}$ , etc).

- 3.4 <u>Pin combinations to be tested.</u>
  - a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
  - b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
  - c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.







| DOCUMENT I.D. 06-6190 | REVISION A | МАХІМ тітье: BI Circuit: MAX8537/8538/8539 (PN02) | page 2 |
|-----------------------|------------|---------------------------------------------------|--------|
|-----------------------|------------|---------------------------------------------------|--------|