MAX7452ESA Rev. A

RELIABILITY REPORT

FOR

### MAX7452ESA

PLASTIC ENCAPSULATED DEVICES

November 13, 2008

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

Ken Wendel Quality Assurance Director, Reliability Engineering

#### Conclusion

The MAX7452 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. .....Device Description II. ......Manufacturing Information III. .....Packaging Information .....Attachments V. .....Quality Assurance Information VI. .....Reliability Evaluation IV. .....Die Information

#### I. Device Description

A. General

The MAX7452 complete front-end video-signal conditioner is designed to improve the quality of standard-definition video signals. The device restores the DC level of the video input, corrects for amplitude errors up to  $\pm$ 6dB, detects fault conditions, and filters out-of-band noise. The MAX7452 optimizes the signal quality for further video processing through a crosspoint switch or video decoder (ADC). The device integrates an input video clamp, automatic gain control (AGC), loss-of-sync (LOS) detector, and an out-of-band noise/lowpass filter. This device also incorporates a user-selectable buffer gain (0 or +6dB) and an AGC-disable function.

The MAX7452 operates from a single +5V supply and features a user-adjustable clamp level.

The devices are available in an 8-pin SO package with an exposed pad and are specified for operation over the extended (-40°C to +85°C) temperature range.

| B. Absolute Maximum Ratings               |                       |
|-------------------------------------------|-----------------------|
| ltem                                      | Rating                |
| VCC to GND                                | +6V                   |
| OUT                                       | -0.3V to (VCC + 0.3V) |
| GSET, AGCD, LOS                           | -0.3V to (VCC + 0.3V) |
| All Other Pins                            | -0.3V to (VCC + 0.3V) |
| Maximum Current into Any Pin              | ±50mA                 |
| Continuous Power Dissipation (TA = +70°C) |                       |
| 8-Pin SO (derate 18.9mW/°C above +70°C)   | 1509mW                |
| Operating Temperature Range               | -40°C to +85°C        |
| Storage Temperature Range                 | -65°C to +150°C       |
| Junction Temperature                      | +150°C                |
| Lead temperature (soldering, 10s)         | +300°C                |
|                                           |                       |

## II. Manufacturing Information

| A. Description/Function:         | Video-Signal Conditioners with AGC andBack-Porch Clamp |
|----------------------------------|--------------------------------------------------------|
| B. Process:                      | S6/B6 (Standard 0.6 micron silicon gate CMOS)          |
| C. Number of Device Transistors: | 6316                                                   |
| D. Fabrication Location:         | Oregon                                                 |
| E. Assembly Location:            | Philippines                                            |
| F. Date of Initial Production:   | April, 2004                                            |

### III. Packaging Information

| A. Package Type:                                                             | 8-Pin µMAX               |
|------------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                               | Copper or 100% Matte Tin |
| C. Lead Finish:                                                              | Solder Plate             |
| D. Die Attach:                                                               | Silver-Filled Epoxy      |
| E. Bondwire:                                                                 | Gold (1 mil dia.)        |
| F. Mold Material:                                                            | Epoxy with silica filler |
| G. Assembly Diagram:                                                         | #05-9000-0979            |
| H. Flammability Rating:                                                      | Class UL94-V0            |
| I. Classification of Moisture Sensitivity<br>per JEDEC standard J-STD-020-C: | Level 1                  |

### **IV. Die Information**

| A. Dimensions:             | 80 x 80 mils                                       |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Aluminum/Cu (Cu = 0.4%)                            |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 0.6 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 0.6 microns (as drawn)                             |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

#### V. Quality Assurance Information

- A. Quality Assurance Contacts: Ken Wendel (Director, Reliability Engineering) Bryan Preeshl (Managing Director of QA)
- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \frac{1}{MTTF} = \frac{1.83}{192 \times 4340 \times 48 \times 2}$  (Chi square value for MTTF upper limit) Temperature Acceleration factor assuming an activation energy of 0.8eV

 $\lambda = 22.4 \times 10^{-9}$ 

 $\lambda = 22.4$  F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly 1000 hour life test monitors on its processes. This data is published in the Product Reliability Report found at http://www.maxim-ic.com/. Current monitor data for the B8 Process results in a FIT Rate of 2.71 @ 25C and 17.30 @ 55C (0.8 eV, 60% UCL)

B. Moisture Resistance Tests

Maxim pulls pressure pot samples from every assembly process three times per week. Each lot sample must meet an LTPD = 20 or less before shipment as standard product. Additionally, the industry standard  $85^{\circ}C/85\%$ RH testing is done per generic device/package family once a quarter.

#### C. E.S.D. and Latch-Up Testing

The VP03-2 die type has been found to have all pins able to withstand a transient pulse of  $\pm 2500V$  per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm 250$ mA.

#### Table 1 **Reliability Evaluation Test Results**

#### MAX7452ESA

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | PACKAGE | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|---------|----------------|-----------------------|
| Static Life Tes      | t (Note 1)                                              |                                  |         |                |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters<br>& functionality |         | 48             | 0                     |
| Moisture Testi       | <b>ng</b> (Note 2)                                      |                                  |         |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | NSO     | 77             | 0                     |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |         | 77             | 0                     |
| Mechanical St        | ress (Note 2)                                           |                                  |         |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters<br>& functionality |         | 77             | 0                     |

Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic Package/Process data

### Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All V <sub>PS1</sub> pins                                                                   |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

### TABLE II. Pin combination to be tested. 1/2/

- 1/ Table II is restated in narrative form in 3.4 below.
- $\frac{32}{2}$  No connects are not to be tested.  $\frac{32}{2}$  Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND,  $+V_S$ ,  $-V_S$ ,  $V_{RFF}$ , etc).

#### 3.4 Pin combinations to be tested.

- Each pin individually connected to terminal A with respect to the device ground pin(s) a. connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
- Each pin individually connected to terminal A with respect to each different set of a b. combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
- Each input and each output individually connected to terminal A with respect to a combination C. of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.

