

RELIABILITY REPORT FOR MAX710ESE+ PLASTIC ENCAPSULATED DEVICES

August 3, 2015

# **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

| Approved by          |
|----------------------|
| Sokhom Chum          |
| Quality Assurance    |
| Reliability Engineer |



#### Conclusion

The MAX710ESE+ successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

#### **Table of Contents**

- I. .....Device Description
- II. ......Manufacturing Information
- IV. .....Die Information
- nformation V. .....Quality Assurance Information
- III. .....Packaging Information
- VI. ......Reliability Evaluation

.....Attachments

### I. Device Description

A. General

The MAX710/MAX711 integrate a step-up DC-DC converter with a linear regulator to provide step-up/down voltage conversion. They are optimized for battery applications where the input varies above and below the regulated output voltage. They have an input range from +1.8V to +11V. Typical efficiency when boosting battery inputs is 85%. The MAX710/MAX711 can be configured for minimum noise or optimum efficiency. Shutdown control turns off the part completely, disconnecting the input from the output (ISHDN =  $0.2\mu$ A). Standby control turns off only the step-up converter and leaves the low-power linear regulator active (IQ =  $7\mu$ A). The MAX710 has a preset 3.3V or 5V output voltage. The MAX711 has an adjustable output that can be set from +2.7V to +5.5V with two resistors. Both devices come in 16-pin narrow SO packages.



# II. Manufacturing Information

 A. Description/Function:
 3.3V/5V or Adjustable, Step-Up Step-Down DC-DC Converters

 B. Process:
 S3

Oregon

- C. Number of Device Transistors:
- D. Fabrication Location:
- E. Assembly Location: Malaysia, Philippines, Thailand
- F. Date of Initial Production: July 21, 1997

# III. Packaging Information

| A. Package Type:                                                                              | 16-pin SOIC (N)          |
|-----------------------------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                                                | Copper                   |
| C. Lead Finish:                                                                               | 100% matte Tin           |
| D. Die Attach:                                                                                | Conductive               |
| E. Bondwire:                                                                                  | Au (1 mil dia.)          |
| F. Mold Material:                                                                             | Epoxy with silica filler |
| G. Assembly Diagram:                                                                          | #05-1701-0335            |
| H. Flammability Rating:                                                                       | Class UL94-V0            |
| <ol> <li>Classification of Moisture Sensitivity per<br/>JEDEC standard J-STD-020-C</li> </ol> | Level 1                  |
| J. Single Layer Theta Ja:                                                                     | 115°C/W                  |
| K. Single Layer Theta Jc:                                                                     | 32°C/W                   |
| L. Multi Layer Theta Ja:                                                                      | 73°C/W                   |
| M. Multi Layer Theta Jc:                                                                      | 23°C/W                   |

#### IV. Die Information

| A. Dimensions:             | 86X174 mils                                        |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                      |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 3.0 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 3.0 microns (as drawn)                             |
| G. Bondpad Dimensions:     |                                                    |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Don Lipps (Manager, Reliability Engineering)<br>Bryan Preeshl (Vice President of QA)            |
|-----------------------------------|-------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% for all Visual Defects. |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                        |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                    |

#### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135C biased (static) life test are shown in Table 1. Using these results, the Failure Rate  $(\lambda)$  is calculated as follows:

$$\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{192 \text{ x} 4340 \text{ x} 100 \text{ x} 2} \text{ (Chi square value for MTTF upper limit)}$$

$$\lambda = 11.0 \text{ x} 10^{-9}$$

$$\lambda = 11.0 \text{ F.I.T. (60\% confidence level @ 25°C)}$$

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the S3 Process results in a FIT Rate of 0.03 @ 25C and 0.5 @ 55C (0.8 eV, 60% UCL)

B. E.S.D. and Latch-Up Testing (ESD lot NB4AZQ001Z D/C 0036, Latch-Up lot NB4ADQ001A D/C 9834)

The PW85 die type has been found to have all pins able to withstand a HBM transient pulse of +/-1500V per Mil-Std 883 Method 3015.7. Latch-Up testing has shown that this device withstands a current of +/-100mA.



# Table 1 Reliability Evaluation Test Results

# MAX710ESE+

| TEST ITEM        | TEST CONDITION            | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |
|------------------|---------------------------|---------------------------|-------------|-----------------------|----------------------|
| Static Life Test | (Note 1)                  |                           |             |                       |                      |
|                  | Ta = 135°C                | DC Parameters             | 50          | 0                     | NB4ADQ001A, D/C 9834 |
|                  | Biased<br>Time = 192 hrs. | & functionality           | 50          | 0                     | XB4ACB002A, D/C 9721 |

Note 1: Life Test Data may represent plastic DIP qualification lots.