MAX6969AxG Rev. A

RELIABILITY REPORT

FOR

# MAX6969AxG

PLASTIC ENCAPSULATED DEVICES

April 12, 2006

# **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

Jim Pedicord Quality Assurance Manager, Reliability Operations

#### Conclusion

The MAX6969 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. ......Device Description II. .....Manufacturing Information III. .....Packaging Information IV. .....Die Information V. .....Quality Assurance Information VI. .....Reliability Evaluation

.....Attachments

#### I. Device Description

The MAX6969 serial-interfaced LED driver provides 16 open-drain, constant-current-sinking LED driver outputs rated at 5.5V. The MAX6969 operates from a 3V to 5.5V supply. The MAX6969 supply and the LEDs' supply or supplies can power up in any order. The constant-current outputs are programmed together to up to 55mA using a single external resistor. The MAX6969 operates with a 25Mb, industry-standard, 4-wire serial interface.

The MAX6969 uses the industry-standard, shift-register-plus- latch-type serial interface. The driver accepts data shifted into a 16-bit shift register using data input DIN and clock input CLK. Input data appears at the DOUT output 16 clock cycles later to allow cascading of multiple MAX6969s. The latch-enable input, LE, loads the 16 bits of shift register data into a 16-bit output latch to set which LEDs are on and which are off. The output enable, OE-bar, gates all 16 outputs on and off, and is fast enough to be used as a PWM input for LED intensity control.

For applications requiring LED fault detection, refer to the MAX6984\*, which automatically detects open-circuit LEDs.

For safety-related applications requiring a watchdog timer, refer to the MAX6979, which includes a fail-safe feature that blanks the display if the serial interface becomes inactive for more than 1s.

The MAX6969 is one of a family of 12 shift-register-plus-latch- type LED drivers. The family includes 8-port and 16-port types, with 5.5V- or 36V-rated LED outputs, with and without open-circuit LED detection and watchdog. All versions operate from a 3V to 5.5V supply, and are specified over the -40°C to +125°C temperature range.

#### B. Absolute Maximum Ratings

| Item                                                                                                                                                                                                                     | Rating                                                                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| Voltage with respect to GND.<br>V+<br>OUT_<br>DIN, CLK, LE, OE, SET<br>DOUT Current<br>OUT_ Sink Current<br>Total GND Current<br>Continuous Power Dissipation (TA = +70°C)<br>24-Pin TSSOP (derate 12.2mW/°C over +70°C) | -0.3V to +6V<br>-0.3V to +6V<br>-0.3V to (V+ + 0.3V)<br>±10mA<br>60mA<br>480mA<br>975mW |
| 24-Pin PDIP (derate 13.3mW/°C over +70°C)<br>24 Wide SO (derate 11.8mW/°C over +70°C)<br>Operating Temperature Range<br>Junction Temperature<br>Storage Temperature Range<br>Lead Temperature (soldering, 10s)           | 1067mW<br>941mW<br>-40°C to +125°C<br>+150°C<br>-65°C to +150°C<br>+300°C               |

# II. Manufacturing Information

| A. Description/Function:         | 16-Port, 5.5V Constant-Current LED Driver |
|----------------------------------|-------------------------------------------|
| B. Process:                      | B8/S8                                     |
| C. Number of Device Transistors: | 3858                                      |
| D. Fabrication Location:         | California, USA                           |
| E. Assembly Location:            | Malaysia or Philippines                   |
| F. Date of Initial Production:   | April, 2005                               |

# **III.** Packaging Information

| Α.          | Package Type:                                                          | 24-Pin TSSOP                   | 24-Pin PDIP              | 24-Pin Wide SO           |
|-------------|------------------------------------------------------------------------|--------------------------------|--------------------------|--------------------------|
| В.          | Lead Frame:                                                            | Copper                         | Copper                   | Copper                   |
| C.          | Lead Finish:                                                           | Solder Plate or 100% M         | latte Tin (all packages) |                          |
| D.          | Die Attach:                                                            | Silver-filled Epoxy            | Silver-filled Epoxy      | Silver-filled Epoxy      |
| E.          | Bondwire:                                                              | Gold (1.0 mil dia.)            | Gold (1.0 mil dia.)      | Gold (1.0 mil dia.)      |
| F.          | Mold Material:                                                         | Epoxy with silica filler       | Epoxy with silica filler | Epoxy with silica filler |
| G.          | Assembly Diagram:                                                      | # 05-9000-1680                 | # 05-9000-1681           | # 05-2901-2104           |
| H.          | Flammability Rating:                                                   | Class UL94-V0                  | Class UL94-V0            | Class UL94-V0            |
| I.          | Classification of Moisture Sensitivity per JEDEC standard J-STD-020-C: |                                | Level 1                  | Level 1                  |
| IV. Die Int | formation                                                              |                                |                          |                          |
| Α.          | Dimensions:                                                            | 80 x 117 mils                  |                          |                          |
| В.          | Passivation:                                                           | $Si_3N_4/SiO_2$ (Silicon nitri | de/ Silicon dioxide)     |                          |
| C.          | Interconnect:                                                          | Aluminum/Copper/Silico         | on                       |                          |
| D.          | Backside Metallization:                                                | None                           |                          |                          |
| E.          | Minimum Metal Width:                                                   | .8 microns (as drawn)          |                          |                          |
| F.          | Minimum Metal Spacing:                                                 | .8 microns (as drawn)          |                          |                          |
| G.          | Bondpad Dimensions:                                                    | 5 mil. Sq.                     |                          |                          |
| H.          | Isolation Dielectric:                                                  | SiO <sub>2</sub>               |                          |                          |
| Ι.          | Die Separation Method:                                                 | Wafer Saw                      |                          |                          |

#### V. Quality Assurance Information

A. Quality Assurance Contacts:

Jim Pedicord(Manager, Reliability Operations)Bryan Preeshl(Managing Director of QA)

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects.

- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \text{ x } 4340 \text{ x } 48 \text{ x } 2}$  (Chi square value for MTTF upper limit) Thermal acceleration factor assuming a 0.8eV activation energy

$$\lambda = 22.91 \times 10^{-9}$$
  $\lambda = 22.91 \text{ F.I.T.}$  (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure the reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on lots exceeding this level. The following Burn-In Schematic (Spec. #06-6461) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (**RR-1N**). Current monitor data for the B8/S8 Process results in a FIT Rate of 0.27 @ 25C and 4.64 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family.

#### C. E.S.D. and Latch-Up Testing

The DW86 die type has been found to have all pins able to withstand a transient pulse of  $\pm$ 2500V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 250mA.

### Table 1 Reliability Evaluation Test Results

#### MAX6969AxG

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | PACKAGE              | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|----------------------|----------------|-----------------------|
| Static Life Test     | : (Note 1)                                              |                                  |                      |                |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters<br>& functionality |                      | 48             | 0                     |
| Moisture Testi       | ng (Note 2)                                             |                                  |                      |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | WSO<br>TSSOP<br>PDIP | 77<br>77<br>77 | 0<br>0<br>0           |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |                      | 77             | 0                     |
| Mechanical Str       | ess (Note 2)                                            |                                  |                      |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters<br>& functionality |                      | 77             | 0                     |

Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic Package/Process data

## Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All V <sub>PS1</sub> pins                                                                   |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

## TABLE II. Pin combination to be tested. 1/2/

- <u>1/</u> Table II is restated in narrative form in 3.4 below.
- $\overline{2/}$  No connects are not to be tested.
- <u>3/</u> Repeat pin combination I for each named Power supply and for ground (e.g., where V<sub>PS1</sub> is V<sub>DD</sub>, V<sub>CC</sub>, V<sub>SS</sub>, V<sub>BB</sub>, GND, +V<sub>S</sub>, -V<sub>S</sub>, V<sub>REF</sub>, etc).

#### 3.4 Pin combinations to be tested.

- a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
- b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g.,  $V_{SS1}$ , or  $V_{SS2}$  or  $V_{SS3}$  or  $V_{CC1}$ , or  $V_{CC2}$ ) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
- c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.



Notice 8









| DOCUMENT I.D. 06-6461 REVISION A | MAXIM TITLE: BI Circuit: MAX6969 (DW86) MAX6971 (DW87) |
|----------------------------------|--------------------------------------------------------|
|----------------------------------|--------------------------------------------------------|

page 2