

RELIABILITY REPORT

FOR

MAX6952EAX+

PLASTIC ENCAPSULATED DEVICES

October 8, 2014

# **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

| Approved by          |
|----------------------|
| Sokhom Chum          |
| Quality Assurance    |
| Reliability Engineer |



#### Conclusion

The MAX6952EAX+ successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

#### **Table of Contents**

| IDevice Description         | IVDie Information              |  |  |
|-----------------------------|--------------------------------|--|--|
| IIManufacturing Information | VQuality Assurance Information |  |  |
| IIIPackaging Information    | VIReliability Evaluation       |  |  |
| Attachments                 |                                |  |  |

# I. Device Description

A. General

The MAX6952 is a compact cathode-row display driver that interfaces microprocessors to 5 x 7 dot-matrix LED displays through an SPI™-compatible serial interface. The MAX6952 drives up to four digits (140 LEDs). Included on chip are an ASCII 104-character font, multiplex scan circuitry, column and row drivers, and static RAM that stores each digit, as well as font data for 24 user-definable characters. The segment current for the LEDs is set by an internal digit-by-digit digital brightness control. The device includes a low-power shutdown mode, segment blinking (synchronized across multiple drivers, if desired), and a test mode that forces all LEDs on. The LED drivers are slew rate limited to reduce EMI. For a 2-wire interfaced version, refer to the MAX6953 data sheet. An EV kit is available for the MAX6952.



#### II. Manufacturing Information

A. Description/Function: 4-Wire Interfaced, 2.7V to 5.5V, 4-Digit 5 x 7 Matrix LED Display Driver

TS50 B. Process:

C. Number of Device Transistors:

D. Fabrication Location: Taiwan

E. Assembly Location: Philippines, Malaysia F. Date of Initial Production: April 27, 2002

# III. Packaging Information

36-pin SSOP A. Package Type: B. Lead Frame: Copper

C. Lead Finish: 100% matte Tin D. Die Attach: Conductive E. Bondwire: Au (1.3 mil dia.) F. Mold Material: Epoxy with silica filler G. Assembly Diagram: #05-3301-0015 H. Flammability Rating: Class UL94-V0 Level 3

I. Classification of Moisture Sensitivity per

JEDEC standard J-STD-020-C

J. Single Layer Theta Ja:

84.7457627119°C/W

K. Single Layer Theta Jc: 19.3°C/W L. Multi Layer Theta Ja: 57.6°C/W M. Multi Layer Theta Jc: 19.3°C/W

# IV. Die Information

A. Dimensions: 126X183 mils

B. Passivation: Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub> (Silicon nitride/ Silicon dioxide)

C. Interconnect: Al/0.5%Cu with Ti/TiN Barrier

D. Backside Metallization: None E. Minimum Metal Width: 0.50um F. Minimum Metal Spacing: 0.50um

G. Bondpad Dimensions:

H. Isolation Dielectric: SiO<sub>2</sub> I. Die Separation Method: Wafer Saw



#### V. Quality Assurance Information

A. Quality Assurance Contacts: Don Lipps (Manager, Reliability Engineering)

Bryan Preeshl (Vice President of QA)

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.

0.1% for all Visual Defects.

C. Observed Outgoing Defect Rate: < 50 ppm</li>D. Sampling Plan: Mil-Std-105D

# VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135C biased (static) life test are shown in Table 1. Using these results, the Failure Rate  $(\lambda)$  is calculated as follows:

$$\lambda = 1 = 1.83$$
 (Chi square value for MTTF upper limit)   
MTTF 192 x 4340 x 45 x 2

(where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)

$$\lambda = 24.4 \times 10^{-9}$$
  
 $\lambda = 24.4 \text{ F.I.T. (60% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the TS50 Process results in a FIT Rate of 0.3 @ 25C and 5.07 @ 55C (0.8 eV, 60% UCL).

### B. E.S.D. and Latch-Up Testing (lot K5W0BQ002D, D/C 0142)

The DW41 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2500V per Mil-Std 883 Method 3015.7. Latch-Up testing has shown that this device withstands a current of +/-100mA.



# **Table 1**Reliability Evaluation Test Results

# MAX6952EAX+

| TEST ITEM           | TEST CONDITION                                     | FAILURE<br>IDENTIFICATION        | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |
|---------------------|----------------------------------------------------|----------------------------------|-------------|-----------------------|----------------------|
| Static Life Test (N | lote 1)<br>Ta = 135°C<br>Biased<br>Time = 192 hrs. | DC Parameters<br>& functionality | 45          | 0                     | K5W0BQ002D, D/C 0142 |

Note 1: Life Test Data may represent plastic DIP qualification lots