# **RELIABILITY REPORT**

FOR

## MAX6808xxxx

## PLASTIC ENCAPSULATED DEVICES

March 8, 2002

## **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

Jim Pedicord Quality Assurance Reliability Lab Manager Reviewed by

Bryan J. Preeshl Quality Assurance Executive Director

#### Conclusion

The MAX6808 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

### **Table of Contents**

I. ......Device Description

II. ......Manufacturing Information

III. ......Packaging Information

IV. ......Die Information

V. ......Quality Assurance Information

VI. .....Reliability Evaluation

IV. .....Attachments

### I. Device Description

### A. General

The MAX6808 precision voltage detector is ideal for accurate monitoring of power supplies in digital systems. It provides circuit reliability and reduce total cost by eliminating external components and adjustments.

The MAX6808 asserts a reset signal whenever the supply voltage ( $V_{CC}$ ) falls below the factory-preset,  $\pm 2\%$  accurate threshold. Internal hysteresis ensures stable switching. The MAX6808 is available in 4.6V and 2.6V thresholds and the features an active-low, open-drain RESET-bar output. RESET-bar is valid for  $V_{CC}$  down to 1V.

### B. Absolute Maximum Ratings

| <u>Rating</u>                                                                           |
|-----------------------------------------------------------------------------------------|
| -0.3V to +6V<br>-0.3V to (VCC + 0.3V)<br>-0.3V to 6.0V<br>+/-20mA<br>+/-20mA<br>100V/uS |
| -65°C to +150°C                                                                         |
| +300°C<br>320mW<br>174mW<br>320mW<br>362mW<br>471mW                                     |
| 47 IIIIVV                                                                               |
| 4.0mW/°C<br>2.17mW/°C<br>4.0mW/°C<br>4.5mW/°C<br>5.9mW/°C                               |
|                                                                                         |

## II. Manufacturing Information

A. Description/Function: Voltage Detectors

B. Process: S3 (Standard 3 micron silicon gate CMOS)

C. Number of Device Transistors: 72

D. Fabrication Location: California or Oregon, USA

E. Assembly Location: Korea, Philippines, Thailand or Malaysia

F. Date of Initial Production: January, 1999

per JEDEC standard JESD22-A112: Level 1

## III. Packaging Information

| A. Package Type:                                                             | 3-Lead SOT23                                                                         | 3-Lead SC70                                                                          | 4-Lead SOT143            |
|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                               | Alloy 42                                                                             | Alloy 42                                                                             | Alloy 42                 |
| C. Lead Finish:                                                              | Solder Plate                                                                         | Solder Plate                                                                         | Solder Plate             |
| D. Die Attach:                                                               | Non-Conductive Epoxy                                                                 | Non-Conductive Epoxy                                                                 | Non-Conductive Epoxy     |
| E. Bondwire:                                                                 | Gold (1.0 mil dia.)                                                                  | Gold (1.0 mil dia.)                                                                  | Gold (1.0 mil dia.)      |
| F. Mold Material:                                                            | Epoxy with silica filler                                                             | Epoxy with silica filler                                                             | Epoxy with silica filler |
| G. Assembly Diagram:                                                         | # 05-1601-0062                                                                       | #05-1601-0064                                                                        | #05-1601-0064            |
| H. Flammability Rating:                                                      | Class UL94-V0                                                                        | Class UL94-V0                                                                        | Class UL94-V0            |
| I. Classification of Moisture Sensitivity<br>per JEDEC standard JESD22-A112: | Level 1                                                                              | Level 1                                                                              | Level                    |
|                                                                              |                                                                                      |                                                                                      |                          |
| A. Package Type:                                                             | 8-Lead uMAX                                                                          | 8-Lead SO                                                                            |                          |
| A. Package Type:  B. Lead Frame:                                             | 8-Lead uMAX Copper                                                                   | 8-Lead SO Copper                                                                     |                          |
| 0 7.                                                                         |                                                                                      |                                                                                      |                          |
| B. Lead Frame:                                                               | Copper                                                                               | Copper                                                                               |                          |
| B. Lead Frame: C. Lead Finish:                                               | Copper<br>Solder Plate                                                               | Copper<br>Solder Plate                                                               |                          |
| B. Lead Frame: C. Lead Finish: D. Die Attach:                                | Copper Solder Plate Silver-filled Epoxy                                              | Copper Solder Plate Silver-filled Epoxy                                              |                          |
| B. Lead Frame: C. Lead Finish: D. Die Attach: E. Bondwire:                   | Copper Solder Plate Silver-filled Epoxy Gold (1.0 mil dia.)                          | Copper Solder Plate Silver-filled Epoxy Gold (1.0 mil dia.)                          |                          |
| B. Lead Frame: C. Lead Finish: D. Die Attach: E. Bondwire: F. Mold Material: | Copper Solder Plate Silver-filled Epoxy Gold (1.0 mil dia.) Epoxy with silica filler | Copper Solder Plate Silver-filled Epoxy Gold (1.0 mil dia.) Epoxy with silica filler |                          |

Level 1

Level

## IV. Die Information

A. Dimensions: 80 x 80 mils

B. Passivation: SiN/SiO (nitride/oxide)

C. Interconnect: Aluminum/Si (Si = 1%)

D. Backside Metallization: None

E. Minimum Metal Width: 3 microns (as drawn)

F. Minimum Metal Spacing: 3 microns (as drawn)

G. Bondpad Dimensions: 5 mil. Sq.

H. Isolation Dielectric: SiO<sub>2</sub>

I. Die Separation Method: Wafer Saw

### V. Quality Assurance Information

A. Quality Assurance Contacts: Jim Pedicord (Reliability Lab Manager)

Bryan Preeshl (Executive Director) Kenneth Huening (Vice President)

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.

0.1% For all Visual Defects.

C. Observed Outgoing Defect Rate: < 50 ppm

D. Sampling Plan: Mil-Std-105D

### VI. Reliability Evaluation

### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate  $(\lambda)$  is calculated as follows:

$$\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \text{ x } 4389 \text{ x } 77 \text{ x } 2} \text{ (Chi square value for MTTF upper limit)}$$

$$\text{Temperature Acceleration factor assuming an activation energy of } 0.8eV$$

$$\lambda = 14.10 \text{ x } 10^{-9}$$

$$\lambda = 14.10 \text{ F.I.T. (60% confidence level @ 25°C)}$$

This low failure rate represents data collected from Maxim's reliability monitor program. In addition to routine production Burn-In, Maxim pulls a sample from every fabrication process three times per week and subjects it to an extended Burn-In prior to shipment to ensure its reliability. The reliability control level for each lot to be shipped as standard product is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on any lot that exceeds this reliability control level. Maxim also performs quarterly 1000 hour life test monitors. This data is published in the Product Reliability Report (**RR-1M**).

### B. Moisture Resistance Tests

Maxim pulls pressure pot samples from every assembly process three times per week. Each lot sample must meet an LTPD = 20 or less before shipment as standard product. Additionally, the industry standard 85°C/85%RH testing is done per generic device/package family once a quarter.

### C. E.S.D. and Latch-Up Testing

The MS22 die type has been found to have all pins able to withstand a transient pulse of  $\pm$  1500V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 150mA and/or  $\pm$ 20V.

Table 1 Reliability Evaluation Test Results

MAX6808xxxx

| TEST ITEM            | TEST CONDITION                                         | FAILURE<br>IDENTIFICATION        | PACKAGE                         | SAMPLE<br>SIZE          | NUMBER OF<br>FAILURES |
|----------------------|--------------------------------------------------------|----------------------------------|---------------------------------|-------------------------|-----------------------|
| Static Life Test     | t (Note 1)                                             |                                  |                                 |                         |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                | DC Parameters & functionality    |                                 | 77                      | 0                     |
| Moisture Testin      | ng (Note 2)                                            |                                  |                                 |                         |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 96hrs. | DC Parameters<br>& functionality | SC70<br>SOT23<br>SOT143<br>uMAX | 77<br>398<br>180<br>235 | 0<br>0<br>0<br>0      |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.     | DC Parameters<br>& functionality |                                 | 77                      | 0                     |
| Mechanical Str       | ress (Note 2)                                          |                                  |                                 |                         |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010              | DC Parameters                    |                                 | 77                      | 0                     |

Note 1: Life Test Data may represent plastic D.I.P. qualification lots. Note 2: Generic Package/Process data

### Attachment #1

TABLE II. Pin combination to be tested. 1/2/

|    | Terminal A (Each pin individually connected to terminal A with the other floating) | Terminal B (The common combination of all like-named pins connected to terminal B) |
|----|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> 3/                                                | All V <sub>PS1</sub> pins                                                          |
| 2. | All input and output pins                                                          | All other input-output pins                                                        |

- 1/ Table II is restated in narrative form in 3.4 below.
- $\overline{2}$  No connects are not to be tested.
- 3/ Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND,  $+V_{S}$ ,  $-V_{S}$ ,  $V_{REF}$ , etc).

## 3.4 Pin combinations to be tested.

- a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
- b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>S1</sub>, or V<sub>S2</sub> or V<sub>S3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
- c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.





| PKG.CDDE: U3-1 |        | APPROVALS | DATE | NIXI               | 111   |
|----------------|--------|-----------|------|--------------------|-------|
| CAV./PAD SIZE: | PKG.   |           |      | BUILDSHEET NUMBER: | REV.: |
| 45X32          | DESIGN |           |      | 05-1601-0062       | A     |



| PKG.CODE: U4-1 |        | APPROVALS | DATE | NIXI               | <b>//</b> |
|----------------|--------|-----------|------|--------------------|-----------|
| CAV./PAD SIZE: | PKG.   |           |      | BUILDSHEET NUMBER: | REV.:     |
| 45X32          | DESIGN |           |      | 05-1601-0063       | Α         |



SCALE: 40×

CAVITY DOWN

BONDABLE AREA

| PKG.CODE: X3-2 |        | APPROVALS | DATE    | NIXXI              | /VI   |
|----------------|--------|-----------|---------|--------------------|-------|
| CAV./PAD SIZE: | PKG.   |           | 4/27/99 | BUILDSHEET NUMBER: | REV.: |
| 34×35          | DESIGN |           | 4/28/99 | 05-1601-0064       | В     |



| PKG. CODE: S8-2 |        | SIGNATURES | DATE | CONFIDENTIAL & PROPRIE |      |
|-----------------|--------|------------|------|------------------------|------|
| CAV./PAD SIZE:  | PKG.   |            |      | BOND DIAGRAM #:        | REV: |
| 90 X 90         | DESIGN |            |      | 05-1601-0148           | Α    |



| PKG, CODE: U8-1 |        | SIGNATURES | DATE | CONFIDENTIAL & PROPRIE |      |
|-----------------|--------|------------|------|------------------------|------|
| CAV./PAD SIZE:  | PKG.   |            |      | BOND DIAGRAM #:        | REV: |
| 68×94           | DESIGN |            |      | 05-1601-0149           | Α    |