

RELIABILITY REPORT FOR MAX6399ATA+T PLASTIC ENCAPSULATED DEVICES

April 7, 2015

## **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

| Approved by          |
|----------------------|
| Sokhom Chum          |
| Quality Assurance    |
| Reliability Engineer |



#### Conclusion

The MAX6399ATA+T successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

#### **Table of Contents**

- I. .....Device Description
- II. ......Manufacturing Information
- IV. .....Die Information
- \_\_\_\_\_
- V. .....Quality Assurance Information
- III. .....Packaging Information
- VI. ......Reliability Evaluation

## I. Device Description

A. General

.....Attachments

The MAX6399 is a small overvoltage and undervoltage protection circuit. The device can monitor a DC-DC output voltage and quickly disconnect the power source from the DC-DC input load when an overvoltage condition occurs. A power-OK output signals when the DC-DC input voltage falls below an adjustable threshold. This controller architecture provides the ability to size the external n-channel MOSFET to meet specific load current requirements. When the DC-DC monitored output voltage is below the user-adjustable overvoltage threshold, the GATE output of the MAX6399 goes high to enhance the n-channel MOSFET. The MAX6399 offers internal charge-pump circuitry that allows the GATE voltage to be 10V above the input voltage (VGS = 10V) to fully enhance the external n-channel MOSFET, thus minimizing the drain-to- source resistance. When the monitored output voltage threshold, the GATE output off the MAX6399 input voltage threshold, the GATE output applies above the user-adjusted overvoltage threshold, the GATE output rapidly pulls low to shut off the MOSFET. The MOSFET remains latched off until either the MAX6399 input power or SHDN-bar input is cycled. The MAX6399 includes a logic-low shutdown input that disables the GATE. An internal overtemperature detector also disables the gate when the MAX6399 temperature reaches the thermal-shutdown threshold. The device operates over a wide supply voltage range (5.75V to 72V) and is offered in a small TDFN package, fully specified from -40°C to +125°C.



High-Voltage, Overvoltage/Undervoltage, Protection Switch Controller

## II. Manufacturing Information

- A. Description/Function:
- B. Process:
- C. Number of Device Transistors:
- D. Fabrication Location:
- E. Assembly Location:
- F. Date of Initial Production: April 21, 2005

### III. Packaging Information

| A. Package Type:                                                                              | 8-pin TDFN 3x3           |
|-----------------------------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                                                | Copper                   |
| C. Lead Finish:                                                                               | 100% matte Tin           |
| D. Die Attach:                                                                                | Conductive               |
| E. Bondwire:                                                                                  | Au (1 mil dia.)          |
| F. Mold Material:                                                                             | Epoxy with silica filler |
| G. Assembly Diagram:                                                                          | #05-9000-1483            |
| H. Flammability Rating:                                                                       | Class UL94-V0            |
| <ol> <li>Classification of Moisture Sensitivity per<br/>JEDEC standard J-STD-020-C</li> </ol> | Level 1                  |
| J. Single Layer Theta Ja:                                                                     | 54°C/W                   |
| K. Single Layer Theta Jc:                                                                     | 8.3°C/W                  |
| L. Multi Layer Theta Ja:                                                                      | 41°C/W                   |
| M. Multi Layer Theta Jc:                                                                      | 8.3°C/W                  |

#### IV. Die Information

| A. Dimensions:             | 70X94 mils                                         |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                      |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 3.0 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 3.0 microns (as drawn)                             |
| G. Bondpad Dimensions:     |                                                    |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

BCD8

Oregon

Philippines, China, Thailand, Malaysia

579



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Don Lipps (Manager, Reliability Engineering)<br>Bryan Preeshl (Vice President of QA)            |
|-----------------------------------|-------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% for all Visual Defects. |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                        |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                    |

#### VI. Reliability Evaluation

## A. Accelerated Life Test

The results of the 135C biased (static) life test are shown in Table 1. Using these results, the Failure Rate  $(\lambda)$  is calculated as follows:

$$\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{192 \text{ x } 4340 \text{ x } 48 \text{ x } 2} \text{ (Chi square value for MTTF upper limit)} \\ \chi = 22.9 \text{ x } 10^{-9} \\ \lambda = 22.9 \text{ F.I.T. (60\% confidence level @ 25°C)}$$

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the BCD8 Process results in a FIT Rate of 0.06 @ 25C and 0.98 @ 55C (0.8 eV, 60% UCL)

B. E.S.D. and Latch-Up Testing (ESD lot JWI2FQ001B D/C 0825, Latch-Up lot NWI2BQ001B D/C 0453)

The MS89-2 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2000V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA.



# Table 1 Reliability Evaluation Test Results

## MAX6399ATA+T

| TEST ITEM        | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |
|------------------|-----------------|---------------------------|-------------|-----------------------|----------------------|
| Static Life Test | (Note 1)        |                           |             |                       |                      |
|                  | Ta = 135°C      | DC Parameters             | 48          | 0                     | NWI0CA004B, D/C 0517 |
|                  | Biased          | & functionality           |             |                       |                      |
|                  | Time = 192 hrs. |                           |             |                       |                      |

Note 1: Life Test Data may represent plastic DIP qualification lots.