# RELIABILITY REPORT

FOR

# MAX6333URxxDx

# PLASTIC ENCAPSULATED DEVICES

October 31, 2001

# **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

Written by

Jim Pedicord Quality Assurance Reliability Lab Manager Reviewed by

Bryan J. Preeshl Quality Assurance Executive Director

#### Conclusion

The MAX6333 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. ......Device Description

V. ......Quality Assurance Information

VI. .....Reliability Evaluation

VI. .....Reliability Evaluation

VI. .....Attachments

#### I. Device Description

#### A. General

The MAX6333 microprocessor (µP) supervisory circuits monitor the power supplies in 1.8V to 3.3V µP and digital systems. They increase circuit reliability and reduce cost by eliminating external components and adjustments.

These devices perform a single function: they assert a reset signal whenever the VCC supply voltage declines below a preset threshold, keeping it asserted for a preset timeout period after VCC has risen above the reset threshold. The only difference among the three devices is their output. The MAX6333 (push/pull) has an active-low RESET-bar. The MAX6333 is guaranteed to be in the correct state for VCC down to .7V.

The reset comparator in these ICs is designed to ignore fast transients on VCC. Reset thresholds are factory-trimmable between 1.6V and 2.5V, in approximately 100mV increments. There are 15 standard versions available (2,500 piece minimum-order quantity); contact the factory for availability of nonstandard versions (10,000 piece minimum-order quantity). For space-critical applications, the MAX6334 come packaged in a 3-pin SOT23

## B. Absolute Maximum Ratings

| <u>ltem</u>                          | <u>Rating</u>       |
|--------------------------------------|---------------------|
| Terminal Voltage with Respect to GND |                     |
| $V_{CC}$                             | -0.3V to +6.0V      |
| Open Drain /RESET                    | -0.3V to (VCC+0.3V) |
| Input Current (V <sub>CC</sub> )     | 20mA                |
| Output Current (RESET, /RESET)       | 20mA                |
| Operating Temp                       | -40°C to +125°C     |
| Storage Temp.                        | -65°C to +160°C     |
| Lead Temp. (10 sec.)                 | +300°C              |
| Power Dissipation                    |                     |
| 3 Lead SOT23                         | 320mW               |
| Derates above +70°C                  |                     |
| 3 Lead SOT23                         | 4mW/°C              |

## II. Manufacturing Information

A. Description/Function: 3 Pin Ultra Low Voltage, Low Power uP Reset Circuits

B. Process: S12 (SG1.2) - Standard 1.2 micron silicon gate CMOS

C. Number of Device Transistors: 505

D. Fabrication Location: Cailfornia or Oregon, USA

E. Assembly Location: Malaysia

F. Date of Initial Production: January, 1999

# III. Packaging Information

A. Package Type: 3 Lead SOT23

B. Lead Frame: Alloy 42

C. Lead Finish: Solder Plate

D. Die Attach: Non-Conductive Epoxy

E. Bondwire: Gold (1 mil dia.)

F. Mold Material: Epoxy with silica filler

G. Assembly Diagram: Buildsheet # 05-1601-0041

H. Flammability Rating: Class UL94-V0

I. Classification of Moisture Sensitivity per JEDEC standard JESD22-A112: Level 1

#### IV. Die Information

A. Dimensions: 43 x 30 mils

B. Passivation: Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub> (Silicon nitride/ Silicon dioxide)

C. Interconnect: Aluminum/Copper/Si

D. Backside Metallization: None

E. Minimum Metal Width: 1.2 microns (as drawn)

F. Minimum Metal Spacing: 1.2 microns (as drawn)

G. Bondpad Dimensions: 5 mil. Sq.

H. Isolation Dielectric: SiO<sub>2</sub>

I. Die Separation Method: Wafer Saw

#### V. Quality Assurance Information

A. Quality Assurance Contacts: Jim Pedicord (Reliability Lab Manager)

Bryan Preeshl (Executive Director of QA)

Kenneth Huening (Vice President)

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.

0.1% For all Visual Defects.

C. Observed Outgoing Defect Rate: < 50 ppm

D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

$$\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \text{ x } 4389 \text{ x } 80 \text{ x } 2}$$
 (Chi square value for MTTF upper limit) 
$$\lambda = \frac{1}{192 \text{ x } 4389 \text{ x } 80 \text{ x } 2}$$
 Temperature Acceleration factor assuming an activation energy of 0.8eV 
$$\lambda = 13.57 \text{ x } 10^{-9}$$
 
$$\lambda = 13.57 \text{ F.I.T. } (60\% \text{ confidence level @ 25°C})$$

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on rejects from lots exceeding this level. The Burn-In Schematic (Spec. # 06-4556) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (RR-1L).

#### B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family.

## C. E.S.D. and Latch-Up Testing

The MS16-1 die type has been found to have all pins able to withstand a transient pulse of  $\pm 2000$ V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm 150$ mA and/or  $\pm 20$ V.

# **Table 1**Reliability Evaluation Test Results

# MAX6333URxxDx

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|----------------|-----------------------|
| Static Life Tes      | t (Note 1)                                              |                                  |                |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters & functionality    | 80             | 0                     |
| Moisture Testi       | ng                                                      |                                  |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | 320            | 0                     |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality | 77             | 0                     |
| Mechanical St        | ress                                                    |                                  |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters                    | 77             | 0                     |

Note 1: Life Test Data may represent plastic D.I.P. qualification lots for the package.

Note 2: Generic Package/Process Data

#### Attachment #1

TABLE II. Pin combination to be tested. 1/2/

|    | Terminal A (Each pin individually connected to terminal A with the other floating) | Terminal B (The common combination of all like-named pins connected to terminal B) |
|----|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> 3/                                                | All V <sub>PS1</sub> pins                                                          |
| 2. | All input and output pins                                                          | All other input-output pins                                                        |

- 1/ Table II is restated in narrative form in 3.4 below.
- 2/ No connects are not to be tested.
- Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND,  $+V_{S}$ ,  $-V_{S}$ ,  $V_{REF}$ , etc).

# 3.4 Pin combinations to be tested.

- a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
- b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., \( \mathbb{L}\_{S1} \), or \( \mathbb{L}\_{S2} \) or \( \mathbb{L}\_{S3} \) or \( \mathbb{L}\_{C1} \), or \( \mathbb{L}\_{C2} \)) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
- c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.





NOTE: USE NON-CONDUCTING EPOXY DIE ATTACH

| PKG,CODE¹ U3−1 |        | APPROVALS | DATE     | NIXI               | 11    |
|----------------|--------|-----------|----------|--------------------|-------|
| CAV./PAD SIZE: | PKG.   |           | 11/11/97 | BUILDSHEET NUMBER: | REV.: |
| 45X32          | DESIGN |           | 11/12/97 | 05-1601-0041       | A     |



| <b>DOCUMENT I.D.</b> 06-4556 | REVISION E | MAXIM TITLE: 883 BI Circuit (MAX                                      | PAGE 2 OF 3 |
|------------------------------|------------|-----------------------------------------------------------------------|-------------|
|                              |            | 705/706/707/708/709/809/811/812/813/821/822/6314/6315/6326/6327/6328) |             |