

RELIABILITY REPORT FOR MAX629ESA+ PLASTIC ENCAPSULATED DEVICES

September 24, 2009

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

| Approved by                       |
|-----------------------------------|
| Ken Wendel                        |
| Quality Assurance                 |
| Director, Reliability Engineering |



#### Conclusion

The MAX629ESA+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

### **Table of Contents**

| IDevice Description |  |
|---------------------|--|
|---------------------|--|

II. ......Manufacturing Information

III. .....Packaging Information

.....Attachments

V. .....Quality Assurance Information VI. .....Reliability Evaluation IV. .....Die Information

#### I. Device Description

A. General

The MAX629 low-power DC-DC converter features an internal N-channel MOSFET switch and programmable current limiting. It is designed to supply positive or negative bias voltages up to ±28V from input voltages in the 0.8V to VOUT range, and can be configured for boost, flyback, and SEPIC topologies. The MAX629's current-limited pulse-frequency-modulation (PFM) control scheme provides high efficiency over a wide range of load conditions. An internal, 0.5A N-channel MOSFET switch reduces the total part count, and a high switching frequency (up to 300kHz) allows for tiny surface-mount magnetics. The MAX629's combination of low supply current, logic-controlled shutdown, small package, and tiny external components makes it an extremely compact and efficient high-voltage biasing solution that's ideal for battery-powered applications. The MAX629 is available in an 8-pin SO package.



II. Manufacturing Information

- MAX629
- A. Description/Function:
   28V, Low-Power, High-Voltage, Boost or Inverting DC-DC Converter

   B. Process:
   S12

   C. Number of Device Transistors:
   S12

April 26, 1997

- Oregon, California or Texas Philippines, Thailand, Malaysia
- E. Assembly Location:

D. Fabrication Location:

F. Date of Initial Production:

## III. Packaging Information

| A. Package Type:                                                                              | 8-pin SOIC (N)           |
|-----------------------------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                                                | Copper                   |
| C. Lead Finish:                                                                               | 100% matte Tin           |
| D. Die Attach:                                                                                | Conductive Epoxy         |
| E. Bondwire:                                                                                  | Gold (1 mil dia.)        |
| F. Mold Material:                                                                             | Epoxy with silica filler |
| G. Assembly Diagram:                                                                          | #05-1101-0009            |
| H. Flammability Rating:                                                                       | Class UL94-V0            |
| <ol> <li>Classification of Moisture Sensitivity per<br/>JEDEC standard J-STD-020-C</li> </ol> | Level 1                  |
| J. Single Layer Theta Ja:                                                                     | 170°C/W                  |
| K. Single Layer Theta Jc:                                                                     | 40°C/W                   |
| L. Multi Layer Theta Ja:                                                                      | 132°C/W                  |
| M. Multi Layer Theta Jc:                                                                      | 38°C/W                   |

#### IV. Die Information

| A. Dimensions:             | 73 X 87 mils                                       |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | AI/0.5%Cu with Ti/TiN Barrier                      |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 1.2 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 1.2 microns (as drawn)                             |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |
|                            |                                                    |



| A. Quality Assurance Contacts:                                                | Ken Wendel (Director, Reliability Engineering)<br>Bryan Preeshl (Managing Director of QA)                              |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:                                                 | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% For all Visual Defects.</li></ul> |
| <ul><li>C. Observed Outgoing Defect Rate:</li><li>D. Sampling Plan:</li></ul> | < 50 ppm<br>Mil-Std-105D                                                                                               |

### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate (  $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{\frac{1.83}_{192 \text{ x} 4340 \text{ x} 158 \text{ x} 2}}_{(\text{where } 4340 \text{ = Temperature Acceleration factor assuming an activation energy of 0.8eV})$  $\lambda = 6.8 \text{ x} 10^{-9}$  $\lambda = 6.8 \text{ F.I.T. (60\% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the S12 Process results in a FIT Rate of 0.17 @ 25C and 3.00 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

#### C. E.S.D. and Latch-Up Testing

The PX15 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2000 V per Mil-Std 883 Method 3015.7. Latch-Up testing has shown that this device withstands a current of +/-250 mA.



# Table 1 Reliability Evaluation Test Results

### MAX629ESA+

| TEST ITEM        | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |
|------------------|-----------------|---------------------------|-------------|-----------------------|--|
| Static Life Test | (Note 1)        |                           |             |                       |  |
|                  | Ta = 135°C      | DC Parameters             | 158         | 0                     |  |
|                  | Biased          | & functionality           |             |                       |  |
|                  | Time = 192 hrs. |                           |             |                       |  |
| Moisture Testing | g (Note 2)      |                           |             |                       |  |
| HAST             | Ta = 130°C      | DC Parameters             | 77          | 0                     |  |
|                  | RH = 85%        | & functionality           |             |                       |  |
|                  | Biased          |                           |             |                       |  |
|                  | Time = 96hrs.   |                           |             |                       |  |
| Mechanical Stre  | ss (Note 2)     |                           |             |                       |  |
| Temperature      | -65°C/150°C     | DC Parameters             | 77          | 0                     |  |
| Cycle            | 1000 Cycles     | & functionality           |             |                       |  |
|                  | Method 1010     | -                         |             |                       |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data