

RELIABILITY REPORT FOR MAX6133AASA25+ PLASTIC ENCAPSULATED DEVICES

June 23, 2010

## MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

| Approved by                      |  |
|----------------------------------|--|
| Don Lipps                        |  |
| Quality Assurance                |  |
| Manager, Reliability Engineering |  |



#### Conclusion

The MAX6133AASA25+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. .....Device Description

II. ......Manufacturing Information

- III. .....Packaging Information
- .....Attachments

V. .....Quality Assurance Information VI. .....Reliability Evaluation IV. .....Die Information

#### I. Device Description

A. General

The MAX6133 high-precision, low-power, low-dropout voltage reference features a low 3ppm/°C (max) temperature coefficient and a low dropout voltage (200mV, max). This series-mode device features bandgap technology for low-noise performance and excellent accuracy. Load regulation specifications are guaranteed for source currents up to 15mA. The laser-trimmed, high-stability thin-film resistors, together with post-package trimming, guarantee an excellent initial accuracy specification (0.04%, max). The MAX6133 is a series voltage reference and consumes only 40µA of supply current (virtually independent of supply voltage). Series-mode references save system power and use minimal external components compared to 2-terminal shunt references. The MAX6133 is available in 8-pin µMAX and SO packages. The unique blend of tiny packaging and excellent precision performance make these parts ideally suited for portable and communication applications.



II. Manufacturing Information

- A. Description/Function:
   3ppm/°C, Low-Power, Low-Dropout Voltage Reference

   B. Process:
   S12

   C. Number of Device Transistors:
   S12
  - Oregon, California or Texas Malaysia, Philippines, Thailand October 26, 2002
- F. Date of Initial Production:

D. Fabrication Location:

E. Assembly Location:

### III. Packaging Information

| A. Package Type:                                                            | 8-pin SOIC (N)           |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | 84-11misr4               |
| E. Bondwire:                                                                | Au (1 mil dia.)          |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-0901-0174            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 170°C/W                  |
| K. Single Layer Theta Jc:                                                   | 40°C/W                   |
| L. Multi Layer Theta Ja:                                                    | 136°C/W                  |
| M. Multi Layer Theta Jc:                                                    | 38°C/W                   |

#### IV. Die Information

| A. Dimensions:             | 70 X 53 mils                                       |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                      |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 1.2 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 1.2 microns (as drawn)                             |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |
|                            |                                                    |



D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \times 4340 \times 210 \times 2}$  (Chi square value for MTTF upper limit) (where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)  $\lambda = 5.2 \times 10^{-9}$  $\lambda = 5.2 \text{ F.I.T.}$  (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the S12 Process results in a FIT Rate of 0.17 @ 25C and 3.00 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

#### C. E.S.D. and Latch-Up Testing

The RF43 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2000V per Mil-Std 883 Method 3015.7. Latch-Up testing has shown that this device withstands a current of +/-250mA.



# Table 1 Reliability Evaluation Test Results

#### MAX6133AASA25+

| TEST ITEM                  | TEST CONDITION                                    | FAILURE<br>IDENTIFICATION        | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |  |  |
|----------------------------|---------------------------------------------------|----------------------------------|-------------|-----------------------|--|--|--|
| Static Life Test (Note 1)  |                                                   |                                  |             |                       |  |  |  |
|                            | Ta = 135°C<br>Biased<br>Time = 192 hrs.           | DC Parameters<br>& functionality | 210         | 0                     |  |  |  |
| Moisture Testing (Note 2)  |                                                   |                                  |             |                       |  |  |  |
| HAST                       | Ta = 130°C<br>RH = 85%<br>Biased<br>Time = 96hrs. | DC Parameters<br>& functionality | 77          | 0                     |  |  |  |
| Mechanical Stress (Note 2) |                                                   |                                  |             |                       |  |  |  |
| Temperature<br>Cycle       | -65°C/150°C<br>1000 Cycles<br>Method 1010         | DC Parameters<br>& functionality | 77          | 0                     |  |  |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data