

RELIABILITY REPORT FOR MAX5980GTJ+T

PLASTIC ENCAPSULATED DEVICES

December 13, 2011

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                      |  |  |  |  |
|----------------------------------|--|--|--|--|
| Richard Aburano                  |  |  |  |  |
| Quality Assurance                |  |  |  |  |
| Manager, Reliability Engineering |  |  |  |  |



#### Conclusion

The MAX5980GTJ+T successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

- I. .....Device Description V. .....Quality Assurance Information
- II. ......Manufacturing Information
- III. .....Packaging Information

- VI. .....Reliability Evaluation
- .....Attachments

IV. .....Die Information

#### I. Device Description

A. General

The MAX5980 is a quad, power-sourcing equipment (PSE) power controller designed for use in IEEE® 802.3at/af-compliant PSE. This device provides powered device (PD) discovery, classification, current limit, and load disconnect detection. The device supports both fully automatic operation and software programmability. The device also supports new 2-event classification and Class 5 for detection and classification of high-power PDs. The device supports single-supply operation, provides up to 70W to each port (Class 5 enabled), and still provides high-capacitance detection for legacy PDs. The device features an I<sup>2</sup>C-compatible, 3-wire serial interface, and is fully software configurable and programmable. The device provides instantaneous readout of port current and voltage through the I<sup>2</sup>C interface. The device's extensive programmability enhances system flexibility, enables field diagnosis, and allows for uses in other, nonstandard applications. The device is available in a space-saving, 32-pin TQFN (5mm x 5mm) power package and is rated for the automotive (-40°C to +105°C) temperature range.



A. Description/Function:Quad, IEEE 802.3at/af PSE Controller for Power-over-EthernetB. Process:S45C. Number of Device Transistors:147621D. Fabrication Location:USAE. Assembly Location:China, Malaysia, Taiwan and Thailand

March 2, 2011

F. Date of Initial Production:

# III. Packaging Information

| A. Package Type:                              | 32-pin TQFN 5x5          |  |  |
|-----------------------------------------------|--------------------------|--|--|
| B. Lead Frame:                                | ·                        |  |  |
| D. Leau Flame.                                | Copper                   |  |  |
| C. Lead Finish:                               | 100% matte Tin           |  |  |
| D. Die Attach:                                | Conductive               |  |  |
| E. Bondwire:                                  | Au (1 mil dia.)          |  |  |
| F. Mold Material:                             | Epoxy with silica filler |  |  |
| G. Assembly Diagram:                          | #05-9000-4213            |  |  |
| H. Flammability Rating:                       | Class UL94-V0            |  |  |
| I. Classification of Moisture Sensitivity per | Level 1                  |  |  |
| JEDEC standard J-STD-020-C                    |                          |  |  |
| J. Single Layer Theta Ja:                     | 47°C/W                   |  |  |
| K. Single Layer Theta Jc:                     | 1.7°C/W                  |  |  |
| L. Multi Layer Theta Ja:                      | 29°C/W                   |  |  |
| M. Multi Layer Theta Jc:                      | 1.7°C/W                  |  |  |
|                                               |                          |  |  |

#### IV. Die Information

| A. Dimensions:             | 140 X 112 mils                                                                      |
|----------------------------|-------------------------------------------------------------------------------------|
| B. Passivation:            | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                                                       |
| D. Backside Metallization: | None                                                                                |
| E. Minimum Metal Width:    | Metal1 = 0.5 / Metal2 = 0.6 / Metal3 = 0.6 microns (as drawn)                       |
| F. Minimum Metal Spacing:  | Metal1 = 0.45 / Metal2 = 0.5 / Metal3 = 0.6 microns (as drawn)                      |
| G. Bondpad Dimensions:     |                                                                                     |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                                                    |
| I. Die Separation Method:  | Wafer Saw                                                                           |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Richard Aburano (Manager, Reliability Engineering)                                              |
|-----------------------------------|-------------------------------------------------------------------------------------------------|
|                                   | Don Lipps (Manager, Reliability Engineering)                                                    |
|                                   | Bryan Preeshl (Vice President of QA)                                                            |
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% For all Visual Defects. |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                        |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                    |

### VI. Reliability Evaluation

## A. Accelerated Life Test

The results of the 135C biased (static) life test are shown in Table 1. Using these results, the Failure Rate (  $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{192 \times 4340 \times 48 \times 2} \text{ (Chi square value for MTTF upper limit)}$   $\lambda = 22.9 \times 10^{-9}$   $\lambda = 22.9 \text{ F.I.T. (60\% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the S45 Process results in a FIT Rate of 0.06 @ 25C and 1.0 @ 55C (0.8 eV, 60% UCL)

### B. E.S.D. and Latch-Up Testing (lot SQ3ZCQ001B, D/C 1044)

The NQ62 die type has been found to have all pins able to withstand a HBM transient pulse of +/- 1000V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/- 100mA and overvoltage per JEDEC JESD78, except the SENSEx pins which pass +/- 30mA and OUTx pins which pass +/- 60mA.



# Table 1 Reliability Evaluation Test Results

# MAX5980GTJ+T

| TEST ITEM           | TEST CONDITION                                   | FAILURE<br>IDENTIFICATION        | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |
|---------------------|--------------------------------------------------|----------------------------------|-------------|-----------------------|----------------------|
| Static Life Test (N | ote 1)<br>Ta = 135C<br>Biased<br>Time = 192 hrs. | DC Parameters<br>& functionality | 48          | 0                     | SQ3ZBQ001E, D/C 1033 |

Note 1: Life Test Data may represent plastic DIP qualification lots.