

RELIABILITY REPORT FOR MAX5974DETE+T PLASTIC ENCAPSULATED DEVICES

April 6, 2011

## MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                      |  |
|----------------------------------|--|
| Richard Aburano                  |  |
| Quality Assurance                |  |
| Manager, Reliability Engineering |  |



### Conclusion

The MAX5974DETE+T successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

- I. .....Device Description
- II. ......Manufacturing Information
- III. .....Packaging Information
- .....Attachments

VI. .....Reliability Evaluation

V. .....Quality Assurance Information

IV. .....Die Information

### I. Device Description

A. General

The MAX5974\_ provide control for wide-input-voltage, active-clamped, current-mode PWM, forward converters in Power-over-Ethernet (PoE) powered device (PD) applications. The MAX5974A/MAX5974C are well-suited for universal or telecom input range, while the MAX5974B/MAX5974D also accommodate low input voltage down to 10.5V. The devices include several features to enhance supply efficiency. The AUX driver recycles magnetizing current instead of wasting it in a dissipative clamp circuit. Programmable dead time between the AUX and main driver allows for zero-voltage switching (ZVS). Under light-load conditions, the devices reduce the switching frequency (frequency foldback) to reduce switching losses. The MAX5974A/MAX5974B feature unique circuitry to achieve output regulation without using an optocoupler, while the MAX5974C/MAX5974D utilize the traditional optocoupler feedback method. An internal error amplifier with a 1% reference is very useful in nonisolated design, eliminating the need for an external shunt regulator. The devices feature a unique feed-forward maximum duty-cycle clamp that makes the maximum clamp voltage during transient conditions independent of the line voltage, allowing the use of a power MOSFET with lower breakdown voltage. The programmable frequency dithering feature provides low-EMI, spread-spectrum operation. The MAX5974\_ are available in 16-pin TQFN-EP packages and are rated for operation over the -40°C to +85°C temperature range.



II. Manufacturing Information

A. Description/Function: Active-Clamped, Spread-Spectrum, Current-Mode PWM Controllers B. Process: S18 5708 C. Number of Device Transistors: D. Fabrication Location: California Taiwan and Thailand

September 23, 2010

- E. Assembly Location:
- F. Date of Initial Production:

## III. Packaging Information

| A. Package Type:                                                            | 16-pin TQFN 3x3          |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | Conductive               |
| E. Bondwire:                                                                | Au (0.8 mil dia.)        |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-9000-4132            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 64°C/W                   |
| K. Single Layer Theta Jc:                                                   | 6.9°C/W                  |
| L. Multi Layer Theta Ja:                                                    | 48°C/W                   |
| M. Multi Layer Theta Jc:                                                    | 6.9°C/W                  |

### **IV. Die Information**

| Α. | Dimensions:             | 49.61 X 45.28 mils                                 |
|----|-------------------------|----------------------------------------------------|
| В. | Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. | Interconnect:           | Al with Ti/TiN Barrier                             |
| D. | Backside Metallization: | None                                               |
| E. | Minimum Metal Width:    | 0.18µm                                             |
| F. | Minimum Metal Spacing:  | 0.18µm                                             |
| G. | Bondpad Dimensions:     | 5 mil. Sq.                                         |
| Н. | Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| Ι. | Die Separation Method:  | Wafer Saw                                          |



## V. Quality Assurance Information

| Α. | Quality Assurance Contacts:    | Richard Aburano (Manager, Reliability Engineering)<br>Don Lipps (Manager, Reliability Engineering)<br>Bryan Preeshl (Vice President of QA) |  |  |  |
|----|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| В. | Outgoing Inspection Level:     | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% For all Visual Defects.</li></ul>                     |  |  |  |
| C. | Observed Outgoing Defect Rate: | < 50 ppm                                                                                                                                   |  |  |  |
| D. | Sampling Plan:                 | Mil-Std-105D                                                                                                                               |  |  |  |

## VI. Reliability Evaluation

## A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

$$\begin{split} \lambda &= \underbrace{1}_{\text{MTTF}} &= \underbrace{1.83}_{192 \text{ x} 4340 \text{ x} 48 \text{ x} 2} (\text{Chi square value for MTTF upper limit}) \\ \lambda &= 22.9 \text{ x} 10^{-9} \\ \lambda &= 22.9 \text{ x} 10^{-9} \\ \lambda &= 22.9 \text{ F.I.T.} (60\% \text{ confidence level @ 25°C}) \end{split}$$

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the S18 Process results in a FIT Rate of 0.40 @ 25C and 6.96 @ 55C (0.8 eV, 60% UCL)

## B. E.S.D. and Latch-Up Testing (lot SL6YAQ001B, D/C 1014)

The NQ56-1 die type has been found to have all pins able to withstand a HBM transient pulse of +/- 2000V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/- 250mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

## MAX5974

| TEST ITEM              | TEST CONDITION                                  | FAILURE<br>IDENTIFICATION        | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |
|------------------------|-------------------------------------------------|----------------------------------|-------------|-----------------------|----------------------|
| Static Life Test (Note | e 1)<br>Ta = 135°C<br>Biased<br>Time = 192 hrs. | DC Parameters<br>& functionality | 48          | 0                     | SL6ZAQ001B, D/C 1014 |

Note 1: Life Test Data may represent plastic DIP qualification lots.