

RELIABILITY REPORT

FOR

MAX5895EGK+

PLASTIC ENCAPSULATED DEVICES

November 22, 2011

## **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by          |  |  |  |  |  |
|----------------------|--|--|--|--|--|
| Sokhom Chum          |  |  |  |  |  |
| Quality Assurance    |  |  |  |  |  |
| Reliability Engineer |  |  |  |  |  |



#### Conclusion

The MAX5895EGK+D successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. ......Device Description

IV. ......Die Information

II. ......Quality Assurance Information

III. ......Packaging Information

VI. ......Reliability Evaluation

.....Attachments

#### I. Device Description

#### A. General

The MAX5895 programmable interpolating, modulating, 500Msps, dual digital-to-analog converter (DAC) offers superior dynamic performance and is optimized for high-performance, wideband single- and multicarrier transmit applications. The device integrates a selectable 2x/4x/8x interpolating filter, a digital quadrature modulator, and dual 16-bit high-speed DACs on a single IC. At 30MHz output frequency and 500Msps update rate, the in-band SFDR is 88dBc while consuming 1.1W. The device also delivers 71dB ACLR for four-carrier WCDMA at a 61.44MHz output frequency. The selectable interpolating filters allow lower input data rates while taking advantage of the high DAC update rates. These linear-phase interpolation filters ease reconstruction filter requirements and enhance the passband dynamic performance. Individual offset and gain programmability allow the user to calibrate out local oscillator (LO) feedthrough and sideband suppression errors generated by analog quadrature modulators. The MAX5895 features a fIM/4 digital image-reject modulator. This modulator generates a quadrature-modulated IF signal that can be presented to an analog I/Q modulator to complete the upconversion process. A second digital modulation mode allows the signal to be frequency-translated with image pairs at fIM/2 or fIM/4. The MAX5895 features a standard 1.8V CMOS, 3.3V tolerant data input bus for easy interface. A 3.3V SPI(tm) port is provided for mode configuration. The programmable modes include the selection of 2x/4x/8x interpolating filters, fIM/2, fIM/4 or no digital quadrature modulation with image rejection, channel gain and offset adjustment, and offset binary or two's complement data interface. Pin-compatible 12- and 14-bit devices are also available. Refer to the MAX5894 data sheet for the 14-bit version and the MAX5893 data sheet for the 12-bit version. See a parametric table of the complete family of pin-compatible 12-/14-/16-bit high-speed DACs.



#### II. Manufacturing Information

A. Description/Function: 16-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs

B. Process: TS18

C. Number of Device Transistors:

D. Fabrication Location: Taiwan
E. Assembly Location: Korea

F. Date of Initial Production: January 20, 2005

## III. Packaging Information

A. Package Type: 68L QFN 10x10

B. Lead Frame: Copper

C. Lead Finish: 100% matte Tin
D. Die Attach: Conductive
E. Bondwire: Au (1 mil dia.)

F. Mold Meterial: Frankling

F. Mold Material: Epoxy with silica filler
 G. Assembly Diagram: #05-9000-2724 / A
 H. Flammability Rating: Class UL94-V0

I. Classification of Moisture Sensitivity per 3

JEDEC standard J-STD-020-C

J. Single Layer Theta Ja: 35°C/W
K. Single Layer Theta Jc: 1°C/W
L. Multi Layer Theta Ja: 24°C/W
M. Multi Layer Theta Jc: 1°C/W

#### IV. Die Information

A. Dimensions: 179 X 184 mils

B. Passivation: Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub> (Silicon nitride/ Silicon dioxide)

C. Interconnect: Al/0.5%Cu with Ti/TiN Barrier

D. Backside Metallization: None
E. Minimum Metal Width: 0.18µm
F. Minimum Metal Spacing: 0.18µm

G. Bondpad Dimensions:

H. Isolation Dielectric: SiO<sub>2</sub>I. Die Separation Method: Wafer Saw



#### V. Quality Assurance Information

A. Quality Assurance Contacts: Richard Aburano (Manager, Reliability Engineering)

Don Lipps (Manager, Reliability Engineering)

Bryan Preeshl (Vice President of QA)

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.

0.1% For all Visual Defects.

C. Observed Outgoing Defect Rate: < 50 ppm</li>D. Sampling Plan: Mil-Std-105D

## VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the biased (static) life test are shown in Table 1. Using these results, the Failure Rate (3) is calculated as follows:

$$\lambda = \underbrace{\frac{1}{\text{MTTF}}}_{\text{MTTF}} = \underbrace{\frac{1.83}{192 \times 4340 \times 144 \times 2}}_{\text{(where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)}}_{\lambda = 7.6 \times 10^{-9}}$$

$$\lambda = 7.6 \text{ F.I.T. (60% confidence level @ 25°C)}$$

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the TS18 Process results in a FIT Rate of 0.24 @ 25C and 4.14 @ 55C (0.8 eV, 60% UCL)

B. E.S.D. and Latch-Up Testing (ESD lot QOW3IQ002C D/C 0715, Latch-Up lot QOW4CA005A D/C 0506)

The CD08-3 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA.



# **Table 1**Reliability Evaluation Test Results

## MAX5895EGK+D

| TEST ITEM                 | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |  |
|---------------------------|-----------------|---------------------------|-------------|-----------------------|----------------------|--|
| Static Life Test (Note 1) |                 |                           |             |                       |                      |  |
|                           | Ta = 135°C      | DC Parameters             | 48          | 0                     | QOW3IQ002C, D/C 0715 |  |
|                           | Biased          | & functionality           | 48          | 0                     | QOW4CA005A, D/C 0506 |  |
|                           | Time = 192 hrs. |                           | 48          | 0                     | QOW5BA004A, D/C 0449 |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.