MAX5048xAUT Rev. A

**RELIABILITY REPORT** 

FOR

### MAX5048xAUT

PLASTIC ENCAPSULATED DEVICES

July 1, 2003

# **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

e/h

Jim Pedicord Quality Assurance Reliability Lab Manager

Reviewed by

Kull

Bryan J. Preeshl Quality Assurance Executive Director

#### Conclusion

The MAX048 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. .....Device Description II. .....Manufacturing Information III. .....Packaging Information V. .....Quality Assurance Information VI. .....Reliability Evaluation IV. .....Die Information .....Attachments

#### I. Device Description

A. General

The MAX5048A/MAX5048B are high-speed MOSFET drivers capable of sinking/sourcing 7.6A/1.3A peak currents. These devices take logic input signals and drive a large external MOSFET. The MAX5048A/MAX5048B have inverting and noninverting inputs that give the user greater flexibility in controlling the MOSFET. They feature two separate outputs working in complementary mode, offering flexibility in controlling both turn-on and turn-off switching speeds.

The MAX5048A/MAX5048B have internal logic circuitry, which prevents shoot-through during output state changes. The logic inputs are protected against voltage spikes up to +14V, regardless of V+ voltage. Propagation delay time is minimized and matched between the inverting and noninverting inputs. The MAX5048A/MAX5048B have very fast switching times combined with very short propagation delays (12ns typ), making them ideal for high-frequency circuits.

The MAX5048A/MAX5048B operate from a +4V to +12.6V single power supply and typically consume 0.95mA of supply current. The MAX5048A has CMOS input logic levels, while the MAX5048B has standard TTL input logic levels. These devices are available in a space-saving 6-pin SOT23 package.

| B. Absolute Maximum Ratings               |                      |
|-------------------------------------------|----------------------|
| <u>ltem</u>                               | Rating               |
|                                           |                      |
| Voltages Referenced to GND                |                      |
| V+                                        | -0.3V to +13V        |
| IN+, IN-                                  | -0.3V to +14V        |
| N_OUT, P_OUT                              | -0.3V to (V+ + 0.3V) |
| N_OUT Continuous Output Current (Note 1)  | 390mA                |
| P_OUT Continuous Output Current (Note 1)  | 100mA                |
| Junction to Case Thermal Resistance, ?JC  | 75°C/W               |
| Operating Temperature Range               | -40°C to +125°C      |
| Storage Temperature Range                 | -65°C to +150°C      |
| Junction Temperature                      | +150°C               |
| Lead Temperature (soldering, 10s)         | +300°C               |
| Continuous Power Dissipation (TA = +70°C) |                      |
| 6-Pin SOT23                               | 727mW                |
| Derates above +70°C                       |                      |
| 6-Pin SOT23                               | 9.1mW/°C             |
|                                           |                      |

Note 1: Continuous output current is limited by the power dissipation of the SOT23 package.

# II. Manufacturing Information

| A. Description/Function:         | 7.6A, 12ns, SOT23 MOSFET Driver            |
|----------------------------------|--------------------------------------------|
| B. Process:                      | S6 (Standard 0.6 micron silicon gate CMOS) |
| C. Number of Device Transistors: | 676                                        |
| D. Fabrication Location:         | California, USA                            |
| E. Assembly Location:            | Malaysia or Thailand                       |
| F. Date of Initial Production:   | July, 2001                                 |

# III. Packaging Information

| A. Package Type:                                                            | 6-Pin SOT23 Flip-Chip    |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | Solder Plate             |
| D. Die Attach:                                                              | N/A                      |
| E. Bondwire:                                                                | 6 mil dia. ball          |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-1301-0055            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity<br>per JEDEC standard JESD22-112: | Level 1                  |

## IV. Die Information

| A. Dimensions:             | 87 x 54 mils                                       |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Aluminum/Si (Si = 1%)                              |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 0.6 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 0.6 microns (as drawn)                             |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

#### V. Quality Assurance Information

| Α. | Quality Assurance Contacts: | Jim Pedicord (Manager, Rel Operations) |
|----|-----------------------------|----------------------------------------|
|    |                             | Bryan Preeshl (Executive Director)     |
|    |                             | Kenneth Huening (Vice President)       |

- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{\frac{1.83}{192 \times 4389 \times 127 \times 2}}_{\text{Temperature Acceleration factor assuming an activation energy of 0.8eV}$ 

λ = 8.55 x 10<sup>-9</sup>

 $\lambda = 8.55$  F.I.T. (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability monitor program. In addition to routine production Burn-In, Maxim pulls a sample from every fabrication process three times per week and subjects it to an extended Burn-In prior to shipment to ensure its reliability. The reliability control level for each lot to be shipped as standard product is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on any lot that exceeds this reliability control level. Attached Burn-In Schematic (Spec. # 06-5982) shows the static Burn-In circuit. Maxim also performs quarterly 1000 hour life test monitors. This data is published in the Product Reliability Report (**RR-1M**).

#### B. Moisture Resistance Tests

Maxim pulls pressure pot samples from every assembly process three times per week. Each lot sample must meet an LTPD = 20 or less before shipment as standard product. Additionally, the industry standard 85°C/85%RH testing is done per generic device/package family once a quarter.

#### C. E.S.D. and Latch-Up Testing

The NP42 die type has been found to have all pins able to withstand a transient pulse of  $\pm 1000V$  per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm 250$ mA.

#### Table 1 Reliability Evaluation Test Results

#### MAX5048xAUT

| TEST ITEM            | TEST CONDITION                                          | FAILURE                          |         | SAMPLE | NUMBER OF |
|----------------------|---------------------------------------------------------|----------------------------------|---------|--------|-----------|
|                      |                                                         | IDENTIFICATION                   | PACKAGE | SIZE   | FAILURES  |
| Static Life Test     | t (Note 1)                                              |                                  |         |        |           |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters<br>& functionality |         | 127    | 0         |
| Moisture Testin      | ng (Note 2)                                             |                                  |         |        |           |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | SOT23   | 77     | 0         |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |         | 77     | 0         |
| Mechanical Str       | ress (Note 2)                                           |                                  |         |        |           |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters<br>& functionality |         | 77     | 0         |

Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic Package/Process data

## Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All $V_{PS1}$ pins                                                                          |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

TABLE II. Pin combination to be tested. 1/2/

- 1/ Table II is restated in narrative form in 3.4 below.
- $\overline{2/}$  No connects are not to be tested.
- $\overline{3/}$  Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND, + $V_{S}$ , - $V_{S}$ ,  $V_{REF}$ , etc).

- 3.4 <u>Pin combinations to be tested.</u>
  - a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
  - b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
  - c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.



| NDTE: CAVITY D      |            | FLIP LI |                        |      |
|---------------------|------------|---------|------------------------|------|
| PKG, CDDE:<br>UGF-6 | SIGNATURES | DATE    | CONFIDENTIAL & PROPRIE |      |
| CAV./PAD SIZE:      | PKG.       |         | BOND DIAGRAM #:        | REV: |
| FLIP CHIP           | DESIGN     |         | 05-1301-0055           | A    |
|                     |            |         |                        |      |



DOCUMENT I.D. 06-5982