

RELIABILITY REPORT FOR MAX491ECSD+ PLASTIC ENCAPSULATED DEVICES

February 5, 2010

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                       |
|-----------------------------------|
| Ken Wendel                        |
| Quality Assurance                 |
| Director, Reliability Engineering |



#### Conclusion

The MAX491ECSD+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

- I. ......Device Description V. .....Quality Assurance Information
- II. ......Manufacturing Information
- III. ......Packaging Information
- .....Attachments

V. ......Reliability Evaluation

IV. .....Die Information

- I. Device Description
  - A. General

The MAX481E, MAX483E, MAX485E, MAX487E- MAX491E, and MAX1487E are low-power transceivers for RS-485 and RS-422 communications in harsh environments. Each driver output and receiver input is protected against ±15kV electro-static discharge (ESD) shocks, without latchup. These parts contain one driver and one receiver. The MAX483E, MAX487E, MAX488E, and MAX489E feature reduced slew-rate drivers that minimize EMI and reduce reflections caused by improperly terminated cables, thus allowing error-free data transmission up to 250kbps. The driver slew rates of the MAX481E, MAX485E, MAX490E, MAX491E, and MAX1487E are not limited, allowing them to transmit up to 2.50kbps. These transceivers draw as little as 120µA supply current when unloaded or when fully loaded with disabled drivers (see Selector Guide). Additionally, the MAX481E, MAX483E, and MAX487E have a low-current shutdown mode in which they consume only 0.5µA. All parts operate from a single +5V supply. Drivers are short-circuit current limited, and are protected against excessive power dissipation by thermal shutdown circuitry that places their outputs into a high-impedance state. The receiver input has a fail-safe feature that guarantees a logic-high output if the input is open circuit. The MAX487E and MAX1487E feature quarter-unit-load receiver input impedance, allowing up to 128 transceivers on the bus. The MAX488E-MAX491E are designed for full-duplex communications, while the MAX481E, MAX483E, MAX483E, MAX487E, and MAX1487E are designed for half-duplex applications. For applications that are not ESD sensitive see the pinand function-compatible MAX481, MAX483, MAX485, MAX487, MAX487, and MAX1487.



### II. Manufacturing Information

A. Description/Function:±15kV ESD-Protected, Slew-Rate-Limited, Low-Power, RS-485/RS-422<br/>TransceiversB. Process:B3C. Number of Device Transistors:339D. Fabrication Location:OregonE. Assembly Location:Philippines, ThailandF. Date of Initial Production:Pre 1997

# III. Packaging Information

| A. Package Type:                                                            | 14-pin SOIC (N)          |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | Conductive               |
| E. Bondwire:                                                                | Au (1.3 mil dia.)        |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-1901-0141            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 120°C/W                  |
| K. Single Layer Theta Jc:                                                   | 37°C/W                   |

# IV. Die Information

| Dimensions:             | 124 X 85 mils                                                                                                                                            |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide)                                                                                                       |
| nterconnect:            | AI/0.5%Cu with Ti/TiN Barrier                                                                                                                            |
| Backside Metallization: | None                                                                                                                                                     |
| /inimum Metal Width:    | 3.0 microns (as drawn)                                                                                                                                   |
| /inimum Metal Spacing:  | 3.0 microns (as drawn)                                                                                                                                   |
| Bondpad Dimensions:     | 5 mil. Sq.                                                                                                                                               |
| solation Dielectric:    | SiO <sub>2</sub>                                                                                                                                         |
| ie Separation Method:   | Wafer Saw                                                                                                                                                |
|                         | Passivation:<br>hterconnect:<br>Backside Metallization:<br>Minimum Metal Width:<br>Minimum Metal Spacing:<br>Bondpad Dimensions:<br>solation Dielectric: |



#### V. Quality Assurance Information

| A. | Quality Assurance Contacts:    | Ken Wendel (Director, Reliability Engineering)<br>Bryan Preeshl (Managing Director of QA)                              |
|----|--------------------------------|------------------------------------------------------------------------------------------------------------------------|
| В. | Outgoing Inspection Level:     | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% For all Visual Defects.</li></ul> |
| C. | Observed Outgoing Defect Rate: | < 50 ppm                                                                                                               |
| D. | Sampling Plan:                 | Mil-Std-105D                                                                                                           |

# VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate (  $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{\frac{1.83}{192 \times 4340 \times 160 \times 2}}_{\text{(where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)}$  $\lambda = 6.71 \times 10^{-9}$  $\lambda = 6.71 \text{ F.I.T. (60\% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim"s reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the B3 Process results in a FIT Rate of 0.51 @ 25C and 8.79 @ 55C (0.8 eV, 60% UCL)

# B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

C. E.S.D. and Latch-Up Testing

The RS29-4 die type has been found to have all pins able to withstand a HBM transient pulse of +/-3000 V per Mil-Std 883 Method 3015.7. Latch-Up testing has shown that this device withstands a current of +/-250 mA.



# Table 1 Reliability Evaluation Test Results

# MAX491ECSD+

| TEST ITEM        | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |
|------------------|-----------------|---------------------------|-------------|-----------------------|--|
| Static Life Test | (Note 1)        |                           |             |                       |  |
|                  | Ta = 135°C      | DC Parameters             | 160         | 0                     |  |
|                  | Biased          | & functionality           |             |                       |  |
|                  | Time = 192 hrs. |                           |             |                       |  |
| Moisture Testing | (Note 2)        |                           |             |                       |  |
| HAST             | Ta = 130°C      | DC Parameters             | 77          | 0                     |  |
|                  | RH = 85%        | & functionality           |             |                       |  |
|                  | Biased          |                           |             |                       |  |
|                  | Time = 96hrs.   |                           |             |                       |  |
| Mechanical Stre  | ss (Note 2)     |                           |             |                       |  |
| Temperature      | -65°C/150°C     | DC Parameters             | 77          | 0                     |  |
| Cycle            | 1000 Cycles     | & functionality           |             |                       |  |
| •                | Method 1010     | -                         |             |                       |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data