MAX4821ExP Rev. A

**RELIABILITY REPORT** 

FOR

# MAX4821ExP

PLASTIC ENCAPSULATED DEVICES

April 6, 2003

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

e/h

Jim Pedicord Quality Assurance Reliability Lab Manager

Reviewed by

ul

Bryan J. Preeshl Quality Assurance Executive Director

Conclusion

The MAX4821 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

## **Table of Contents**

I. .....Device Description II. .....Manufacturing Information III. .....Packaging Information IV. .....Die Information V. .....Quality Assurance Information VI. .....Reliability Evaluation

.....Attachments

#### I. Device Description

A. General

The MAX4821 8-channel relay drivers offer built-in kickback protection and drive +3.3V/+5V nonlatching or dual-coillatching relays. This device is especially useful when driving +3V relays. Each independent open-drain output features a 2n on-resistance and is guaranteed to sink 70mA (min) of load current. Both devices consume less than 50µA (max) quiescent current and have 1µA output off-leakage current.

The MAX4821 features a 4-bit (A0, A1, A2, LVL) parallel-input interface. The first three bits (A0, A1, A2) determine the output address, and the fourth bit (LVL) determines whether the selected output is switched on or off. Data is latched to the outputs when CS-bar transitions from low to high.

The device features separate set and reset functions that allow the user to turn on or turn off all outputs simultaneously with a single control line. Built-in hysteresis (Schmidt trigger) on all digital inputs allows these devices to be used with slow rising and falling signals, such as those from optocouplers or RC power-up initialization circuits. The MAX4821 is available in 20-pin TSSOP and space-saving 20-pin thin QFN packages.

#### B. Absolute Maximum Ratings

| ltem                                               | Rating                                   |
|----------------------------------------------------|------------------------------------------|
| (All voltages referenced to GND.)                  |                                          |
| VCC, COM                                           | -0.3V to $+6.0V$                         |
| OUT_<br>CS, SCLK, DIN, SET, RESET, A0, A1, A2, LVL | -0.3V to (VCOM + 0.3V)<br>-0.3V to +6.0V |
| DOUT                                               | -0.3V to (VCC + 0.3V)                    |
| Continuous OUT_ Current (all outputs turned on)    | 150mA                                    |
| Continuous OUT_ Current (single output turned on)  | 300mA                                    |
| Continuous Power Dissipation (TA = +70°C)          |                                          |
| 20-Pin TSSOP                                       | 1739mW                                   |
| 20-Pin QFN                                         | 1350mW                                   |
| Derates above +70°C                                |                                          |
| 20-Pin TSSOP                                       | 21.7mW/°C                                |
| 20-QFN                                             | 16.9mW/°C                                |
| ThetaJA                                            |                                          |
| 20-Pin TSSOP                                       | 46°C/W                                   |
| 20-QFN                                             | 59.3°C/W                                 |

### **II. Manufacturing Information**

| A. Description/Function: | +3.3V/+5V, 8-Channel, Cascadable Relay Drivers with Serial/Parallel Interface |
|--------------------------|-------------------------------------------------------------------------------|
| B. Process:              | B8                                                                            |

| C. Number of Device Transistors: | 1301                                      |
|----------------------------------|-------------------------------------------|
| D. Fabrication Location:         | California, USA                           |
| E. Assembly Location:            | Hong Kong, Philippines, Korea or Thailand |
| F. Date of Initial Production:   | January, 2003                             |

### **III.** Packaging Information

| Α.         | Package Type:                                                          | 20-Lead TSSOP                                      | 20-Lead QFN (4x4)        |
|------------|------------------------------------------------------------------------|----------------------------------------------------|--------------------------|
| В.         | Lead Frame:                                                            | Copper                                             | Copper                   |
| C.         | Lead Finish:                                                           | Solder Plate                                       | Solder Plate             |
| D.         | Die Attach:                                                            | Silver-Filled Epoxy                                | Silver-Filled Epoxy      |
| E.         | Bondwire:                                                              | Gold (1.0 mil dia.)                                | Gold (1.0 mil dia.)      |
| F.         | Mold Material:                                                         | Epoxy with silica filler                           | Epoxy with silica filler |
| G.         | Assembly Diagram:                                                      | # 05-9000-0317                                     | # 05-9000-0316           |
| H.         | Flammability Rating:                                                   | Class UL94-V0                                      | Class UL94-V0            |
| I.         | Classification of Moisture Sensitivity per JEDEC standard JESD22-A112: | Level 1 Level 1                                    |                          |
| IV. Die In | formation                                                              |                                                    |                          |
| A.         | Dimensions:                                                            | 70 x 70 mils                                       |                          |
| В.         | Passivation:                                                           | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |                          |
| C.         | Interconnect:                                                          | Aluminum/Copper/Silicon                            |                          |
| D.         | Backside Metallization:                                                | None                                               |                          |
| E.         | Minimum Metal Width:                                                   | .8 microns (as drawn)                              |                          |

- \_\_\_\_\_(\_\_\_\_
- F. Minimum Metal Spacing: .8 microns (as drawn)
- G. Bondpad Dimensions: 5 mil. Sq.
- H. Isolation Dielectric: SiO<sub>2</sub>
- I. Die Separation Method: Wafer Saw

#### V. Quality Assurance Information

A. Quality Assurance Contacts:

| Jim Pedicord    | (Reliablity Lab Manager)   |
|-----------------|----------------------------|
| Bryan Preeshl   | (Executive Director of QA) |
| Kenneth Huening | (Vice President)           |

- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### **VI. Reliability Evaluation**

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

$$\lambda = 13.57 \times 10^{-9}$$
  $\lambda = 13.57$  F.I.T. (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure the reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on lots exceeding this level. The following Burn-In Schematic (Spec. #06-6101) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (**RR-1M**).

#### B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family.

#### C. E.S.D. and Latch-Up Testing

The AH98-1 die type has been found to have all pins able to withstand a transient pulse of 1500V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm 250$ mA.

# Table 1 **Reliability Evaluation Test Results**

# MAX4821ExP

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | PACKAGE      | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|--------------|----------------|-----------------------|
| Static Life Test     | : (Note 1)                                              |                                  |              |                |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters<br>& functionality |              | 48             | 0                     |
| Moisture Testir      | ng (Note 2)                                             |                                  |              |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | TSSOP<br>QFN | 77<br>77       | 0<br>0                |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |              | 77             | 0                     |
| Mechanical Str       | ess (Note 2)                                            |                                  |              |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters                    |              | 77             | 0                     |

Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic Package/Process data

# Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All $V_{PS1}$ pins                                                                          |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

TABLE II. Pin combination to be tested. 1/2/

- 1/ Table II is restated in narrative form in 3.4 below.
- $\overline{2/}$  No connects are not to be tested.
- $\overline{3/}$  Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND, + $V_{S}$ , - $V_{S}$ ,  $V_{REF}$ , etc).

- 3.4 <u>Pin combinations to be tested.</u>
  - a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
  - b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
  - c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.



| 4×4×0.80mm QFN        | THIN PKG.  | EXPOSED PAD PKG.      |
|-----------------------|------------|-----------------------|
|                       |            |                       |
| PKG. CODE:<br>T2044-1 | SIGNATURES | DATE /////            |
| CAV./PAD SIZE:        | PKG.       | BEIND DIAGRAM #: REV: |
| 98×98                 |            |                       |

EXPOSED PAD PKG.





| DOCUMENT I.D. 06-6101REVISION AMAXIM TITLE: BI CIRCUIT MAX4820/MAX4821PAGE | 06-6101 <b>REVISIO</b> | <b>PAGE</b> 2 |
|----------------------------------------------------------------------------|------------------------|---------------|
|----------------------------------------------------------------------------|------------------------|---------------|