

RELIABILITY REPORT

FOR

MAX4666CSE+ (MAX4664, MAX4665)

PLASTIC ENCAPSULATED DEVICES

November 3, 2008

# **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                       |  |
|-----------------------------------|--|
| Ken Wendel                        |  |
| Quality Assurance                 |  |
| Director, Reliability Engineering |  |



#### Conclusion

The MAX4666CSE+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim"s quality and reliability standards.

#### **Table of Contents**

- I. .....Device Description V. .....Quality Assurance Information
- II. ......Manufacturing Information
- III. .....Packaging Information
- .....Attachments

- VI. .....Reliability Evaluation

IV. .....Die Information

#### I. Device Description

A. General

The MAX4664/MAX4665/MAX4666 quad analog switches feature 5 max on-resistance. On-resistance is matched between switches to 0.5 max and is flat (0.5 max) over the specified signal range. Each switch can handle rail-to-rail analog signals. The off-leakage current is only 5nA max at +85°C. These analog switches are ideal in low-distortion applications and are the preferred solution over mechanical relays in automatic test equipment or in applications where current switching is required. They have low power requirements, require less board space, and are more reliable than mechanical relays. The MAX4664 has four normally closed (NC) switches, the MAX4665 has four normally open (NO) switches, and the MAX4666 has two NC and two NO switches that guarantee break-before-make switching times. These switches operate from a single +4.5V to +36V supply or from dual ±4.5V to ±20V supplies. All digital inputs have +0.8V and +2.4V logic thresholds, ensuring TTL/CMOS-logic compatibility when using ±15V supplies or a single +12V supply.



| A. Description/Function:         | 5 Ohm, Quad, SPST, CMOS Analog Switches |
|----------------------------------|-----------------------------------------|
| B. Process:                      | S5                                      |
| C. Number of Device Transistors: |                                         |

- D. Fabrication Location: Oregon E. Assembly Location: ATP Philippines July 23, 1999
- F. Date of Initial Production:

## III. Packaging Information

| A. Package Type:                                                            | 16-pin SOIC (N)          |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | Conductive Epoxy         |
| E. Bondwire:                                                                | Gold (1.3 mil dia.)      |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-1201-0101            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 115°C/W                  |
| K. Single Layer Theta Jc:                                                   | 32°C/W                   |

## IV. Die Information

| A. Dimensions:             | 86 X 203 mils                                     |
|----------------------------|---------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide |
| C. Interconnect:           | Aluminum/Si (Si = 1%)                             |
| D. Backside Metallization: | None                                              |
| E. Minimum Metal Width:    | 5.0 microns (as drawn)                            |
| F. Minimum Metal Spacing:  | 5.0 microns (as drawn)                            |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                        |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                  |
| I. Die Separation Method:  | Wafer Saw                                         |
|                            |                                                   |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Ken Wendel (Director, Reliability Engineering)<br>Bryan Preeshl (Managing Director of QA)                              |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:     | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% For all Visual Defects.</li></ul> |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                                               |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                                           |

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are pending. Using these results, the Failure Rate  $(\lambda)$  is calculated as follows:

 $\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \times 4340 \times 160 \times 2}$  (Chi square value for MTTF upper limit) (where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)  $\lambda = 6.7 \times 10^{-9}$  $\lambda = 6.7 \text{ F.I.T.}$  (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly 1000 hour life test monitors on its processes. This data is published in the Product Reliability Report found at http://www.maximic.com/. Current monitor data for the S3 Process results in a FIT Rate of 3.6 @ 25C and 66.0 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

C. E.S.D. and Latch-Up Testing

The AH44 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2500 V per Mil-Std 883 Method 3015.7. Latch-Up testing has shown that this device withstands a current of 250 mA.



# Table 1 Reliability Evaluation Test Results

# MAX4666CSE+

| TEST ITEM        | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |
|------------------|-----------------|---------------------------|-------------|-----------------------|--|
| Static Life Test | (Note 1)        |                           |             |                       |  |
|                  | Ta = 135°C      | DC Parameters             | 160         | 0                     |  |
|                  | Biased          | & functionality           |             |                       |  |
|                  | Time = 192 hrs. |                           |             |                       |  |
| Moisture Testing | (Note 2)        |                           |             |                       |  |
| 85/85            | Ta = 85°C       | DC Parameters             | 77          | 0                     |  |
|                  | RH = 85%        | & functionality           |             |                       |  |
|                  | Biased          |                           |             |                       |  |
|                  | Time = 1000hrs. |                           |             |                       |  |
| Mechanical Stres | ss (Note 2)     |                           |             |                       |  |
| Temperature      | -65°C/150°C     | DC Parameters             | 77          | 0                     |  |
| Cycle            | 1000 Cycles     | & functionality           |             |                       |  |
| -                | Method 1010     |                           |             |                       |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data