

RELIABILITY REPORT FOR MAX4509ESE+ PLASTIC ENCAPSULATED DEVICES

July 28, 2010

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

| Approved by                      |
|----------------------------------|
| Don Lipps                        |
| Quality Assurance                |
| Manager, Reliability Engineering |



#### Conclusion

The MAX4509ESE+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

### **Table of Contents**

I. .....Device Description

II. ......Manufacturing Information

- III. ......Packaging Information
- .....Attachments

V. .....Quality Assurance Information VI. .....Reliability Evaluation IV. .....Die Information

#### I. Device Description

A. General

The MAX4508/MAX4509 are 8-to-1 and dual 4-to-1 fault-protected multiplexers that are pin compatible with the industry-standard DG508/DG509. The MAX4508/MAX4509 operate with dual supplies of  $\pm$ 4.5V to  $\pm$ 20V or a single supply of  $\pm$ 9V to  $\pm$ 36V. These multiplexers feature fault-protected inputs, rail-to-rail signal handling capability, and overvoltage clamping at 150mV beyond the rails. Both parts offer  $\pm$ 40V overvoltage protection with supplies off and  $\pm$ 25V protection with supplies on. On-resistance is 400 max and is matched between channels to 15 max. All digital inputs have TTL logic thresholds, ensuring both TTL and CMOS logic compatibility when using a single  $\pm$ 12V supply or dual  $\pm$ 15V supplies.



## II. Manufacturing Information

| A. Description/Function:         | Fault-Protected, High-Voltage Single 8-to-1/Dual 4-to-1 Multiplexers with<br>Output Clamps |
|----------------------------------|--------------------------------------------------------------------------------------------|
| B. Process:                      | S5                                                                                         |
| C. Number of Device Transistors: |                                                                                            |
| D. Fabrication Location:         | Oregon                                                                                     |
| E. Assembly Location:            | Malaysia, Philippines, Thailand                                                            |
| F. Date of Initial Production:   | January 23, 1999                                                                           |

# III. Packaging Information

| A. Package Type:                                                                              | 16-pin SOIC (N)          |
|-----------------------------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                                                | Copper                   |
| C. Lead Finish:                                                                               | 100% matte Tin           |
| D. Die Attach:                                                                                | Conductive               |
| E. Bondwire:                                                                                  | Au (1 mil dia.)          |
| F. Mold Material:                                                                             | Epoxy with silica filler |
| G. Assembly Diagram:                                                                          | #05-0301-0846            |
| H. Flammability Rating:                                                                       | Class UL94-V0            |
| <ol> <li>Classification of Moisture Sensitivity per<br/>JEDEC standard J-STD-020-C</li> </ol> | Level 1                  |
| J. Single Layer Theta Ja:                                                                     | 115°C/W                  |
| K. Single Layer Theta Jc:                                                                     | 32°C/W                   |
| L. Multi Layer Theta Ja:                                                                      | n/a                      |
| M. Multi Layer Theta Jc:                                                                      | n/a                      |
|                                                                                               |                          |

# IV. Die Information

| A. Dimensions:             | 86 X 198 mils                                                                       |
|----------------------------|-------------------------------------------------------------------------------------|
| B. Passivation:            | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                                                       |
| D. Backside Metallization: | None                                                                                |
| E. Minimum Metal Width:    | 5.0 microns (as drawn)                                                              |
| F. Minimum Metal Spacing:  | 5.0 microns (as drawn)                                                              |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                                                          |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                                                    |
| I. Die Separation Method:  | Wafer Saw                                                                           |
|                            |                                                                                     |



| A. | Quality Assurance Contacts:    | Don Lipps (Manager, Reliability Engineering)<br>Bryan Preeshl (Managing Director of QA)                                |
|----|--------------------------------|------------------------------------------------------------------------------------------------------------------------|
| В. | Outgoing Inspection Level:     | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% For all Visual Defects.</li></ul> |
| C. | Observed Outgoing Defect Rate: | < 50 ppm                                                                                                               |
| D. | Sampling Plan:                 | Mil-Std-105D                                                                                                           |

### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate (  $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{\frac{1.83}{192 \times 4340 \times 320 \times 2}}_{\text{(where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)}$  $\lambda = 3.4 \times 10^{-9}$  $\lambda = 3.4 \text{ F.I.T. (60\% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the S5 Process results in a FIT Rate of 0.09 @ 25C and 1.55 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

#### C. E.S.D. and Latch-Up Testing

The AG85-1 die type has been found to have all pins able to withstand a HBM transient pulse of +/-400V per Mil-Std 883 Method 3015.7. Latch-Up testing has shown that this device withstands a current of +/-250mA.



# Table 1 Reliability Evaluation Test Results

### MAX4509ESE+

| TEST ITEM        | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |
|------------------|-----------------|---------------------------|-------------|-----------------------|--|
| Static Life Test | (Note 1)        |                           |             |                       |  |
|                  | Ta = 135°C      | DC Parameters             | 320         | 0                     |  |
|                  | Biased          | & functionality           |             |                       |  |
|                  | Time = 192 hrs. |                           |             |                       |  |
| Moisture Testing | (Note 2)        |                           |             |                       |  |
| HAST             | Ta = 130°C      | DC Parameters             | 77          | 0                     |  |
|                  | RH = 85%        | & functionality           |             |                       |  |
|                  | Biased          |                           |             |                       |  |
|                  | Time = 96hrs.   |                           |             |                       |  |
| Mechanical Stres | ss (Note 2)     |                           |             |                       |  |
| Temperature      | -65°C/150°C     | DC Parameters             | 77          | 0                     |  |
| Cycle            | 1000 Cycles     | & functionality           |             |                       |  |
| -                | Method 1010     | -                         |             |                       |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data