

RELIABILITY REPORT FOR MAX44269EWL+ WAFER LEVEL PRODUCTS

June 21, 2012

## MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by          |
|----------------------|
| Sokhom Chum          |
| Quality Assurance    |
| Reliability Engineer |



#### Conclusion

The MAX44269EWL+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

- I. ......Device Description IV. .....Die Information
- II. ......Manufacturing Information
- III. ......Packaging Information
- .....Attachments

V. .....Quality Assurance Information VI. .....Reliability Evaluation

#### I. Device Description

A. General

The MAX44269 is an ultra-small and low-power dual comparator ideal for battery-powered applications such as cell phones, notebooks, and portable medical devices that have extremely aggressive board space and power constraints. The comparator is available in a miniature 1.3mm x 1.3mm, 9-bump WLP package, making it the industry's smallest dual comparator. The IC can be powered from supply rails as low as 1.8V and up to 5.5V. It requires just 0.5µA of typical supply current per comparator. It has a rail-to-rail input structure and a unique output stage that limits supply current surges while switching. This design also minimizes overall power consumption under dynamic conditions. The IC has open-drain outputs, making it suitable for mixed voltage systems. The IC also features internal filtering to provide high RF immunity. It operates over a -40°C to +85°C temperature range.

MAX44269



### II. Manufacturing Information

| A. Description/Function:         | 1.3mm x 1.3mm, Low-Power Dual Comparator |
|----------------------------------|------------------------------------------|
| B. Process:                      | B8                                       |
| C. Number of Device Transistors: | 180                                      |
| D. Fabrication Location:         | Oregon                                   |
| E. Assembly Location:            | Texas                                    |
| F. Date of Initial Production:   | September 20, 2011                       |

#### III. Packaging Information

| A. Package Type:                                                            | 9 bmp WLP                |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | N/A                      |
| C. Lead Finish:                                                             | N/A                      |
| D. Die Attach:                                                              | None                     |
| E. Bondwire:                                                                | N/A ( mil dia.)          |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-9000-4559 / A        |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | 1                        |
| J. Single Layer Theta Ja:                                                   | N/A                      |
| K. Single Layer Theta Jc:                                                   | N/A                      |
| L. Multi Layer Theta Ja:                                                    | 84°C/W                   |
| M. Multi Layer Theta Jc:                                                    | N/A                      |

#### IV. Die Information

| A. Dimensions:             | 51 X 51 mils                                       |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                      |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 0.8 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 0.8 microns (as drawn)                             |
| G. Bondpad Dimensions:     |                                                    |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |



V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Richard Aburano (Manager, Reliability Engineering)<br>Don Lipps (Manager, Reliability Engineering)<br>Bryan Preeshl (Vice President of QA) |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% For all Visual Defects.                                            |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                                                                   |

D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the biased (static) life test are shown in Table 1. Using these results, the Failure Rate  $(\lambda)$  is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{\text{192 x 4340 x 48 x 2}} \text{ (Chi square value for MTTF upper limit)}$   $\lambda = 22.9 \times 10^{-9}$   $\lambda = 22.9 \text{ F.I.T. (60\% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the B8 Process results in a FIT Rate of 0.06 @ 25C and 0.99 @ 55C (0.8 eV, 60% UCL)

#### B. E.S.D. and Latch-Up Testing (lot J2MSAQ001B D/C 1122)

The CM95-7 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/- 250mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

#### MAX44269EWL+

| TEST ITEM                 | TEST CONDITION                          | FAILURE<br>IDENTIFICATION        | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |  |
|---------------------------|-----------------------------------------|----------------------------------|-------------|-----------------------|----------------------|--|
| Static Life Test (Note 1) |                                         |                                  |             |                       |                      |  |
|                           | Ta = 135°C<br>Biased<br>Time = 192 hrs. | DC Parameters<br>& functionality | 48          | 0                     | J2MSAQ001B, D/C 1122 |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.