# RELIABILITY REPORT

# **FOR**

# MAX4016ExA

# PLASTIC ENCAPSULATED DEVICES

July 26, 2001

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

Jim Pedicord Quality Assurance Reliability Lab Manager Reviewed by

Bryan J. Preeshl Quality Assurance Executive Director

#### Conclusion

The MAX4016 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. ......Device Description
II. ......Manufacturing Information
VI. ......Reliability Evaluation
VI. ......Reliability Evaluation
IV. ......Die Information
.....Attachments

### I. Device Description

#### A. General

The MAX4016 dual op amp is a unity-gain-stable device that combines high-speed performance with Rail-to-Rail® output. This device operates from a +3.3V to +10V single supply or from  $\pm1.65V$  to  $\pm5V$  dual supplies. The common-mode input voltage range extends beyond the negative power-supply rail (ground in single-supply applications).

The MAX4016 requires only 5.5mA of quiescent supply current while achieving a 200MHz -3dB bandwidth and a  $600 \text{ V/}\mu\text{s}$  slew rate. This part is an excellent solution in low-power/low-voltage systems that require wide bandwidth, such as video, communications, and instrumentation. In addition, when disabled, their high output impedance makes them ideal for multiplexing applications.

### B. Absolute Maximum Ratings

| <u>Item</u>                                                         | Rating                                |
|---------------------------------------------------------------------|---------------------------------------|
| Supply Voltage ( $V_{CC}$ to $V_{EE}$ )                             | +12V                                  |
| IN, IN_+, OUT_, EN_                                                 | $(V_{EE} - 0.3V)$ to $V_{CC} + 0.3V)$ |
| Output Short-Circuit Duration to V <sub>CC</sub> or V <sub>EE</sub> | Continuous                            |
| Operating Temperature Range                                         | $-40^{\circ}$ C to $+85^{\circ}$ C    |
| Storage Temp.                                                       | $-65^{\circ}$ C to $+150^{\circ}$ C   |
| Lead Temp. (10 sec.)                                                | +300°C                                |
| Power Dissipation                                                   |                                       |
| 8 Lead SO                                                           | 471mW                                 |
| 8 Lead uMax                                                         | 330mW                                 |
| Derates above +70°C                                                 |                                       |
| 8 Lead SO                                                           | 5.9mW/°C                              |
| 8 Lead uMax                                                         | 4.1mW/°C                              |

### **II.** Manufacturing Information

A. Description/Function: Low-Cost, High Speed, Single-Supply Op Amp with Rail-to-Rail Output

B. Process: CB2 (Complementary Bipolar Process)

C. Number of Device Transistors: 190

D. Fabrication Location: Oregon, USA

E. Assembly Location: Philippines, Malaysia, or Thailand

F. Date of Initial Production: October, 1997

### **III. Packaging Information**

A. Package Type: 8 Lead SO 8 Lead uMax B. Lead Frame: Copper Copper Solder Plate Solder Plate C. Lead Finish: D. Die Attach: Silver-filled Epoxy Silver-filled Epoxy E. Bondwire: Gold (1 mil dia.) Gold (1 mil dia.) F. Mold Material: Epoxy with silica filler Epoxy with silica filler G. Assembly Diagram: Buildsheet # 05-3001-0036 Buildsheet # 05-3001-0037

Class UL94-V0

Class UL94-V0

# IV. Die Information

A. Dimensions: 81 x 51 mils

H. Flammability Rating:

B. Passivation: Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub> (Silicon nitride/ Silicon dioxide)

C. Interconnect: Aluminum/Si (Si = 1%)

D. Backside Metallization: None

E. Minimum Metal Width: 2 microns (as drawn)

F. Minimum Metal Spacing: 2 microns (as drawn)

G. Bondpad Dimensions: 5 mil. Sq.

H. Isolation Dielectric: SiO<sub>2</sub>

I. Die Separation Method: Wafer Saw

#### V. Quality Assurance Information

A. Quality Assurance Contacts: Jim Pedicord (Reliability Lab Manager)

Bryan Preeshl (Executive Director) Kenneth Huening (Vice President)

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.

0.1% For all Visual Defects.

C. Observed Outgoing Defect Rate: < 50 ppm

D. Sampling Plan: Mil-Std-105D

### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

$$\lambda = \underbrace{\frac{1}{MTTF}}_{} = \underbrace{\frac{1.83}{192} \times 4389 \times 240 \times 2}_{} \underbrace{\frac{(Chi}{192} \text{ square value for MTTF upper limit)}}_{} \\ \text{Temperature Acceleration factor assuming an activation energy of } \underbrace{0.8eV}_{}$$

 $\lambda = 4.52 \text{ F.I.T.}$  (60% confidence level @ 25°C)

This bw failure rate represents data collected from Maxim's reliability monitor program. In addition to routine production Burn-In, Maxim pulls a sample from every fabrication process three times per week and subjects it to an extended Burn-In prior to shipment to ensure its reliability. The reliability control level for each lot to be shipped as standard product is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on any lot that exceeds this reliability control level. The attached Burn-In Schematic shows the static Burn-In circuit. Maxim also performs quarterly 1000 hour life test monitors. This data is published in the Product Reliability Report (**RR-1L**).

#### B. Moisture Resistance Tests

Maxim pulls pressure pot samples from every assembly process three times per week. Each lot sample must meet an LTPD = 20 or less before shipment as standard product. Additionally, the industry standard 85°C/85%RH testing is done per generic device/package family once a quarter.

### C. E.S.D. and Latch-Up Testing

The OP06 die type has been found to have all pins able to withstand a transient pulse of  $\pm$  2000V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 250mA and/or  $\pm$ 20V.

Table 1
Reliability Evaluation Test Results
MAX4016ExA

| TEST ITEM              | TEST CONDITION                                         | FAILURE<br>IDENTIFICATION            | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|------------------------|--------------------------------------------------------|--------------------------------------|----------------|-----------------------|
| Static Life Test       |                                                        |                                      |                |                       |
|                        | Ta = 135°C<br>Biased<br>Time = 192 hrs.                | DC Parameters & functionality        | 240            | 0                     |
| <b>Moisture Testin</b> | g (Note 2)                                             |                                      |                |                       |
| Pressure Pot           | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 96hrs. | DC Parameters & functionality        | 940<br>80      | 1 0                   |
| 85/85                  | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.     | DC Parameters & functionality        | 77             | 0                     |
| Mechanical Str         | ess (Note 2)                                           |                                      |                |                       |
| Temperature<br>Cycle   | -65°C/150°C<br>1000 Cycles<br>Method 1010              | DC Parameters (generic test vehicle) | 77             | 0                     |

Note 1: Life Test Data may represent plastic D.I.P. qualification lots for the Small Outline package.

Note 2: Generic process/package data

TABLE II. Pin combination to be tested. 1/2/

|    | Terminal A (Each pin individually connected to terminal A with the other floating) | Terminal B (The common combination of all like-named pins connected to terminal B) |  |  |
|----|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|
| 1. | All pins except V <sub>PS1</sub> 3/                                                | All V <sub>PS1</sub> pins                                                          |  |  |
| 2. | All input and output pins                                                          | All other input-output pins                                                        |  |  |

- 1/ Table II is restated in narrative form in 3.4 below.
- $\overline{2}$  No connects are not to be tested.
- 2/ Repeat pin combination I for each named Power supply and for ground (e.g., where V<sub>PS1</sub> is V<sub>DD</sub>, V<sub>CC</sub>, V<sub>SS</sub>, V<sub>BB</sub>, GND, +V<sub>S</sub>, -V<sub>S</sub>, V<sub>REF</sub>, etc).

### 3.4 Pin combinations to be tested.

- a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
- b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g.,  $V_{SS1}$ , or  $V_{SS2}$  or  $V_{CC1}$ , or  $V_{CC2}$ ) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
- c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.





| PKG.CODE: S8-5 |        | APPROVALS | DATE | NIXIN        | 1  |
|----------------|--------|-----------|------|--------------|----|
| CAV./PAD SIZE: | PKG.   | -         |      | <del></del>  | RE |
| 95 X 155       | DESIGN | ·<br>-    |      | 05-3001-0036 | ı  |



| PKG.CODE: U8-1 |        | APPROVALS | DATE | MAXI               | <b>//</b> I |
|----------------|--------|-----------|------|--------------------|-------------|
| CAV./PAD SIZE: | PKG.   |           |      | BUILDSHEET NUMBER: | REV.:       |
| 68X94          | DESIGN |           |      | 05-3001-0037       | A           |



| ı | DOCUMENT I.D. 06-5216 | REVISION H | MAXIM TITLE: BI Circuit                                                       | PAGE 2 OF 3 |
|---|-----------------------|------------|-------------------------------------------------------------------------------|-------------|
|   |                       |            | (MAX4016/4126/4128/4133/4167/4432/4433/4413/4416/4417/4450/4491/4353/4453/443 |             |
|   |                       |            | 6/4437/4092)                                                                  |             |