# **RELIABILITY REPORT**

FOR

# MAX3869ExJ

# PLASTIC ENCAPSULATED DEVICES

June 5, 2002

# **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

Written by

Jim Pedicord Quality Assurance Reliability Lab Manager Reviewed by

Bryan J. Preeshl Quality Assurance Executive Director

#### Conclusion

The MAX3869 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. ......Device Description

II. ......Manufacturing Information

III. ......Packaging Information

IV. ......Die Information

V. ......Reliability Evaluation

VI. ......Reliability Evaluation

VI. ......Reliability Evaluation

## I. Device Description

#### A. General

The MAX3869 is a complete, single +3.3V laser driver for SDH/SONET applications up to 2.5Gbps. The device accepts differential PECL data and clock inputs and provides bias and modulation currents for driving a laser. A synchronizing input latch can be used (if a clock signal is available) to reduce jitter.

An automatic power control (APC) feedback loop is incorporated to maintain a constant average optical power over temperature and lifetime. The wide modulation current range of 5mA to 60mA and bias current of 1mA to 100mA are easy to program, making this product ideal for use in various SDH/SONET applications.

The MAX3869 also provides enable control, two current monitors that are directly proportional to the laser bias and modulation currents, and a failure-monitor output to indicate when the APC loop is unable to maintain the average optical power. The MAX3869 is available in a small 32-pin TQFP package as well as dice.

# B. Absolute Maximum Ratings

| <u>ltem</u>                                          | Rating                |
|------------------------------------------------------|-----------------------|
| Supply Voltage, V <sub>CC</sub>                      | -0.5V to +7.0V        |
| Current into BIAS                                    | -20mA to +150mA       |
| Current into OUT+, OUT-                              | -20mA to +100mA       |
| Current into MD                                      | -5mA to +5mA          |
| Voltage at DATA+,DATA-,CLK+,CLK-,ENABLE,LATCH,/FAIL, |                       |
| BIASMON,MODMON                                       | -0.5V to (VCC +0.5V)  |
| Voltage at APCFILT, CAPC < MODSET < BIASMAX, APCSET  | -0.5V to +3.0V        |
| Voltage at OUT+,OUT-                                 | +1.5V to (VCC + 1.5V) |
| Voltage at BIAS                                      | +1.0V to (VCC + 0.5V) |
| Storage Temp.                                        | -65°C to +165°C       |
| Operating Junction Temperature Range                 | -55°C to +150°C       |
| Lead Temp. (10 sec.)                                 | +300°C                |
| Continuous Power Dissipation (TA = +85°C)            |                       |
| 32-Pin TQFP-EP                                       | 1444mW                |
| 32-Pin QFN                                           | 1667mW                |
| Derates above +85°C                                  |                       |
| 32-Pin TQFP-EP                                       | 22.2mW/°C             |
| 32-Pin QFN                                           | 20.84mW/°C            |

## **II. Manufacturing Information**

A. Description/Function: +3.3V, 2.5Gbps SDH/SONET Laser Driver with Current Monitors and APC

B. Process: GST2 (High-Speed Double Poly-Silicon Bipolar Process)

C. Number of Device Transistors: 1561

D. Fabrication Location: Oregon, USA

E. Assembly Location: Korea or Philippines

F. Date of Initial Production: December, 1999

## III. Packaging Information

A. Package Type: 32-Pin TQFP-EP 32-Pin QFN

B. Lead Frame: Copper Copper

C. Lead Finish: Solder Plate Solder Plate

D. Die Attach: Silver-filled Epoxy Silver-filled Epoxy

E. Bondwire: Gold (1.2 mil dia.) Gold (1.2 mil dia.)

F. Mold Material: Epoxy with silica filler Epoxy with silica filler

G. Assembly Diagram: # 05-7001-0399 # 05-7001-0512

H. Flammability Rating: Class UL94-V0 Class UL94-V0

I. Classification of Moisture Sensitivity

per JEDEC standard JESD22-A112: Level 3 Level 3

### IV. Die Information

A. Dimensions: 70 x 83 mils

B. Passivation: Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub> (Silicon nitride/ Silicon dioxide)

C. Interconnect: Poly / Au

D. Backside Metallization: None

E. Minimum Metal Width: 1.4 microns (as drawn)

F. Minimum Metal Spacing: 1.4 microns (as drawn)

G. Bondpad Dimensions: 5 mil. Sq.

H. Isolation Dielectric: SiO<sub>2</sub>

I. Die Separation Method: Wafer Saw

### V. Quality Assurance Information

A. Quality Assurance Contacts:

Jim Pedicord (Reliability Lab Manager) Bryan Preeshl (Executive Director of QA)

Kenneth Huening (Vice President)

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects.

C. Observed Outgoing Defect Rate: < 50 ppm

D. Sampling Plan: Mil-Std-105D

## VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 150°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

$$\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \times 9823 \times 60 \times 2}$$

Thermal acceleration factor assuming a 0.8eV activation energy

 $\lambda = 9.19 \times 10^{-9}$ 
 $\lambda = 9.19 \text{ F.I.T.}$  (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure the reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on lots exceeding this level Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (**RR-1M**).

#### B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family.

## C. E.S.D. and Latch-Up Testing

The HF22-4 die type has been found to have all pins able to withstand a transient pulse of  $\pm 500$ V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm 250$ mA.

# Table 1 Reliability Evaluation Test Results

# MAX3869ExJ

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | PACKAGE | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|---------|----------------|-----------------------|
| Static Life Tes      | t (Note 1)                                              |                                  |         |                |                       |
|                      | Ta = 150°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters<br>& functionality |         | 60             | 0                     |
| Moisture Testi       | ng (Note 2)                                             |                                  |         |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | QSOP    | 77             | 0                     |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |         | 77             | 0                     |
| Mechanical St        | ress (Note 2)                                           |                                  |         |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters                    |         | 77             | 0                     |

Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic Package/Process Data

#### Attachment #1

TABLE II. Pin combination to be tested. 1/2/

|    | Terminal A (Each pin individually connected to terminal A with the other floating) | Terminal B (The common combination of all like-named pins connected to terminal B) |
|----|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> 3/                                                | All V <sub>PS1</sub> pins                                                          |
| 2. | All input and output pins                                                          | All other input-output pins                                                        |

- 1/ Table II is restated in narrative form in 3.4 below.
- 2/ No connects are not to be tested.
- 3/ Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND,  $+V_{S}$ ,  $-V_{S}$ ,  $V_{REF}$ , etc).

# 3.4 Pin combinations to be tested.

- a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
- b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., \( \lambda\_{S1} \), or \( \lambda\_{S2} \) or \( \lambda\_{S3} \) or \( \lambda\_{CC1} \), or \( \lambda\_{CC2} \)) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
- c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.







BONDABLE AREA

PKG. BODY SIZE: 5x5 mm

| PKG. CODE:<br>G3255-1 |        | SIGNATURES | DATE | CONFIDENTIAL & PROPRIETARY |      |
|-----------------------|--------|------------|------|----------------------------|------|
| CAV./PAD SIZE:        | PKG.   |            |      | BOND DIAGRAM #:            | REV: |
| 130×130               | DESIGN |            | •    | 05-7001-0512               | Α    |
|                       |        | • ~        | •    |                            |      |