

RELIABILITY REPORT FOR MAX3785UTT+

PLASTIC ENCAPSULATED DEVICES

August 7, 2009

## MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                       |
|-----------------------------------|
| Ken Wendel                        |
| Quality Assurance                 |
| Director, Reliability Engineering |



#### Conclusion

The MAX3785UTT+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim"s quality and reliability standards.

#### Table of Contents

- I. .....Device Description V. .....Quality Assurance Information
- II. ......Manufacturing Information
- III. .....Packaging Information

- VI. .....Reliability Evaluation
- .....Attachments

IV. .....Die Information

#### I. Device Description

A. General

The MAX3785 6.25Gbps equalizer operates from a single 1.8V supply and compensates for transmission-medium losses encountered with FR-4 transmission lines. Optimized for low-voltage, high-density, DC-coupled interconnections between the line card and switch card, the MAX3785 enables a system upgrade path while maintaining a legacy rate of 2.5Gbps to 3.125Gbps. Roughly the size of two 0603 passive components, the MAX3785 easily provides placement and routing flexibility. The MAX3785 is composed of an equalizer, limiting amplifier, and output driver. For data rates of 3.2Gbps and lower, the MAX3785 equalizes signals for spans up to 40in of FR-4 board material. For data rates up to 6.25Gbps, the MAX3785 compensates for 30in of FR-4 board material. The MAX3785 is coding independent, functioning equally well for 8b/10b or scrambled signals. The MAX3785 features DC-coupled current-mode logic (CML) data inputs and outputs. It is packaged in a tiny 1.5mm x 1.5mm chip-scale package (UCSP(tm)) and a 6-pin TDFN package.



II. Manufacturing Information

| A. Description/Function:         | 6.25Gbps, 1.8V PC Board Equalizer |
|----------------------------------|-----------------------------------|
| B. Process:                      | G4                                |
| C. Number of Device Transistors: |                                   |
| D. Fabrication Location:         | Oregon                            |

- D. Fabrication Location:
- E. Assembly Location: Thailand F. Date of Initial Production: October 23, 2002

#### III. Packaging Information

| A. Package Type:                                                            | 6-pin TDFN 3x3           |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | Conductive Epoxy         |
| E. Bondwire:                                                                | Gold (1 mil dia.)        |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-9000-0731            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 55°C/W                   |
| K. Single Layer Theta Jc:                                                   | 8.5°C/W                  |
| L. Multi Layer Theta Ja:                                                    | 42°C/W                   |
| M. Multi Layer Theta Jc:                                                    | 8.5°C/W                  |
|                                                                             |                          |

#### IV. Die Information

| Α. | Dimensions:             | 61 X 61 mils                                                          |
|----|-------------------------|-----------------------------------------------------------------------|
| В. | Passivation:            | Si <sub>3</sub> N <sub>4</sub>                                        |
| C. | Interconnect:           | Au                                                                    |
| D. | Backside Metallization: | None                                                                  |
| E. | Minimum Metal Width:    | 1.2 microns (as drawn) Metal 1, 2 & 3 5.6 microns (as drawn) Metal 4  |
| F. | Minimum Metal Spacing:  | 1.6 microns (as drawn) Metal 1, 2 & 3, 4.2 microns (as drawn) Metal 4 |
| G. | Bondpad Dimensions:     | 5 mil. Sq.                                                            |
| Н. | Isolation Dielectric:   | SiO <sub>2</sub>                                                      |
| Ι. | Die Separation Method:  | Wafer Saw                                                             |
|    |                         |                                                                       |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Ken Wendel (Director, Reliability Engineering)<br>Bryan Preeshl (Managing Director of QA)                              |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:     | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% For all Visual Defects.</li></ul> |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                                               |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                                           |

#### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 150°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \frac{1}{\text{MTF}} = \frac{1.83}{192 \times 4340 \times 50 \times 2}$ (Chi square value for MTTF upper limit)  $\lambda = 9.58 \times 10^{-9}$   $\lambda = 9.58 \text{ F.I.T.} (60\% \text{ confidence level @ 25°C})$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly 1000 hour life test monitors on its processes. This data is published in the Product Reliability Report found at http://www.maximic.com/. Current monitor data for the G4 Process results in a FIT Rate of 0.32 @ 25C and 8.53 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

C. E.S.D. and Latch-Up Testing

The HT36 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2500 V per Mil-Std 883 Method 3015.7. Latch-Up testing has shown that this device withstands a current of +/-250 mA.



# Table 1 Reliability Evaluation Test Results

### MAX3785UTT+

| TEST ITEM        | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |
|------------------|-----------------|---------------------------|-------------|-----------------------|--|
| Static Life Test | (Note 1)        |                           |             |                       |  |
|                  | Ta = 150°C      | DC Parameters             | 50          | 0                     |  |
|                  | Biased          | & functionality           |             |                       |  |
|                  | Time = 192 hrs. |                           |             |                       |  |
| Moisture Testing | (Note 2)        |                           |             |                       |  |
| 85/85            | Ta = 85°C       | DC Parameters             | 77          | 0                     |  |
|                  | RH = 85%        | & functionality           |             |                       |  |
|                  | Biased          |                           |             |                       |  |
|                  | Time = 1000hrs. |                           |             |                       |  |
| Mechanical Stres | ss (Note 2)     |                           |             |                       |  |
| Temperature      | -65°C/150°C     | DC Parameters             | 77          | 0                     |  |
| Cycle            | 1000 Cycles     | & functionality           |             |                       |  |
|                  | Method 1010     | -                         |             |                       |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data