

RELIABILITY REPORT FOR MAX3747AEUB+T / MAX3747BEUB+T PLASTIC ENCAPSULATED DEVICES

January 17, 2012

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                      |  |  |  |  |
|----------------------------------|--|--|--|--|
| Richard Aburano                  |  |  |  |  |
| Quality Assurance                |  |  |  |  |
| Manager, Reliability Engineering |  |  |  |  |



#### Conclusion

The MAX3747AEUB+T / MAX3747BEUB+T successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

# **Table of Contents**

 I. ......Device Description
 V. ......Quality Assurance Information

 II. ......Packaging Information
 VI. ......Reliability Evaluation

 III. .....Packaging Information
 IV. .....Die Information

 .....Attachments
 IV. ......Die Information

#### I. Device Description

A. General

The MAX3747/MAX3747A/MAX3747B multirate limiting amplifiers function as data quantizers for OC-3 through OC-48 synchronous optical network (SONET), Fibre-Channel, and Gigabit Ethernet optical receivers. They are pin-for-pin compatible with the SY88993V from Micrel Semiconductor, Inc. The amplifiers accept a wide range of input voltages and provide constant-level, current-mode logic (CML) output voltages with controlled edge speeds. The MAX3747 output voltage level is 500mVP-P and the MAX3747A/MAX3747B output voltages are 800mVP-P. The MAX3747B has enhanced LOS operation under overload conditions. The MAX3747/MAX3747A/MAX3747B limiting amplifiers feature a programmable loss-of-signal detect (LOS) and an optional disable function (DISABLE) that can be combined to implement squelch. The MAX3747/MAX3747A/MAX3747B are available in a 3mm, 10-pin µMAX® package ideal for small form-factor receivers.



# II. Manufacturing Information

A. Description/Function:155Mbps to 3.2Gbps, Low-Power SFP Limiting AmplifiersB. Process:CB53C. Number of Device Transistors:2645D. Fabrication Location:USAE. Assembly Location:Thailand

October 25, 2007

F. Date of Initial Production:

# III. Packaging Information

| A. Package Type:                                                            | 10-pin uMAX              |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | NiPdAu                   |
| D. Die Attach:                                                              | Conductive               |
| E. Bondwire:                                                                | Au (1 mil dia.)          |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-9000-4252            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 180°C/W                  |
| K. Single Layer Theta Jc:                                                   | 42°C/W                   |
| L. Multi Layer Theta Ja:                                                    | 113.1°C/W                |
| M. Multi Layer Theta Jc:                                                    | 42°C/W                   |

#### IV. Die Information

| A. Dimensions:             | 70.86 X 77.16 mils                                                                  |
|----------------------------|-------------------------------------------------------------------------------------|
| B. Passivation:            | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                                                       |
| D. Backside Metallization: | None                                                                                |
| E. Minimum Metal Width:    | Metal1 = 0.6 / Metal2 = 0.6 / Metal3 = 1.2 microns (as drawn)                       |
| F. Minimum Metal Spacing:  | Metal1 = 0.4 / Metal2 = 0.4 / Metal3 = 1.2 microns (as drawn)                       |
| G. Bondpad Dimensions:     |                                                                                     |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                                                    |
| I. Die Separation Method:  | Wafer Saw                                                                           |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Richard Aburano (Manager, Reliability Engineering)              |
|-----------------------------------|-----------------------------------------------------------------|
|                                   | Don Lipps (Manager, Reliability Engineering)                    |
|                                   | Bryan Preeshl (Vice President of QA)                            |
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet. |
|                                   | 0.1% For all Visual Defects.                                    |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                        |
| D. Sampling Plan:                 | Mil-Std-105D                                                    |

# VI. Reliability Evaluation

# A. Accelerated Life Test

The results of the biased (static) life test are shown in Table 1. Using these results, the Failure Rate (  $\lambda$ ) is calculated as follows:

 $\lambda = \frac{1}{\text{MTF}} = \frac{1.83}{192 \times 4340 \times 232 \times 2}$  (Chi square value for MTTF upper limit)  $\lambda = 8.4 \times 10^{-9}$   $\lambda = 8.4 \text{ F.I.T. (60\% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the CB53 Process results in a FIT Rate of 0.46 @ 25C and 7.85 @ 55C (0.8 eV, 60% UCL)

#### B. E.S.D. and Latch-Up Testing (lot JHDZEQ002B, D/C 1107)

The HT71 die type has been found to have all pins able to withstand a HBM transient pulse of +/- 2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/- 250mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

# MAX3747AEUB+T / MAX3747BEUB+T

| TEST ITEM                 | TEST CONDITION            | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |  |  |
|---------------------------|---------------------------|---------------------------|-------------|-----------------------|----------------------|--|--|
| Static Life Test (Note 1) |                           |                           |             |                       |                      |  |  |
|                           | Tj ~ 150C                 | DC Parameters             | 153         | 0                     | JHDZDQ001A, D/C 1038 |  |  |
|                           | Biased<br>Time = 192 hrs. | & functionality           | 79          | 0                     | JHDZDQ001E, D/C 1040 |  |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.