MAX3241xxI Rev. A

**RELIABILITY REPORT** 

FOR

## MAX3241xxI

PLASTIC ENCAPSULATED DEVICES

May 16, 2002

# **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

20

Jim Pedicord Quality Assurance Reliability Lab Manager

Reviewed by

Yull

Bryan J. Preeshl Quality Assurance Executive Director

#### Conclusion

The MAX3241 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. ......Device Description II. ......Manufacturing Information III. ......Packaging Information V. .....Quality Assurance Information VI. .....Reliability Evaluation IV. .....Die Information .....Attachments

#### I. Device Description

A. General

The MAX3241 transceiver has a proprietary low-dropout transmitter output stage enabling true RS-232 performance from a 3.0V to 5.5V supply with a dual charge pump. This device requires only four small 0.1µF external charge-pump capacitors. The MAX3241 is guaranteed to run at data rates of 120kbps while maintaining RS-232 output levels. The MAX3241 is a complete serial port (3 drivers/5 receivers) designed for notebook and subnotebook computers. This device features a shutdown mode in which all receivers can remain active while using only 1µA supply current. Receivers R1 for the MAX3241 have extra outputs in addition to their standard outputs. These extra outputs are always active, allowing external devices such as a modem to be monitored without forward biasing the protection diodes in circuitry that may have VCC completely removed. The MAX3241 is available in space-saving TSSOP and SSOP packages.

| B. Absolute Maximum Ratings<br><u>Item</u>                        | Rating                                                    |
|-------------------------------------------------------------------|-----------------------------------------------------------|
| V <sub>cc</sub><br>V+ (Note 1)<br>V- (Note 1)<br>V+ + V- (Note 1) | -0.3V to +6V<br>-0.3V to +7V<br>+0.3V to -7V<br>+13V      |
| Input Voltages<br>T_IN, /SHDN, /EN<br>MBAUD<br>R_IN               | -0.3V to +6V<br>-0.3V to (V <sub>cc</sub> + 0.3V)<br>±25V |
| Output Voltages<br>T_OUT<br>R_OUT<br>Short-Circuit Duration       | ±13.2V<br>-0.3V to (V <sub>CC</sub> + 0.3V)               |
| T_OUT<br>Continuous Power Dissipation (TA = +70°C)<br>28-Pin SO   | Continuous<br>1W                                          |
| 28-Pin SSOP                                                       | 762Mw                                                     |
| 28-Pin TSSOP<br>Derates above +70°C                               | 696mW                                                     |
|                                                                   | 696mW<br>12.50mW/°C<br>9.52mW/°C<br>8.7mW/°C              |

Note 1: V+ and V- can have a maximum magnitude of 7V, but their absolute difference cannot exceed 13V.

### II. Manufacturing Information

A. Description/Function: 3.0V to 5.5V, Low-Power, up to 1Mbps, True RS-232 Transceiver using Four 0.1µF External Capacitor.

| B. Process:                      | SG3 (Standard 3 micron silicon gate CMOS) |
|----------------------------------|-------------------------------------------|
| C. Number of Device Transistors: | 894                                       |
| D. Fabrication Location:         | California or Oregon, USA                 |
| E. Assembly Location:            | Philippines, Malaysia or Korea            |
| F. Date of Initial Production:   | July, 1994                                |

#### **III.** Packaging Information

| A. Package Type:                                                           | 28-Pin SO                | 28-Pin SSOP              | 20-Pin TSSOP             |
|----------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|
| B. Lead Frame:                                                             | Copper                   | Copper                   | Copper                   |
| C. Lead Finish:                                                            | Solder Plate             | Solder Plate             | Solder Plate             |
| D. Die Attach:                                                             | Silver-filled Epoxy      | Silver-filled Epoxy      | Silver-filled Epoxy      |
| E. Bondwire:                                                               | Gold (1.3 mil dia.)      | Gold (1.3 mil dia.)      | Gold (1.3 mil dia.)      |
| F. Mold Material:                                                          | Epoxy with silica filler | Epoxy with silica filler | Epoxy with silica filler |
| G. Assembly Diagram:                                                       | # 05-1901-0052           | # 05-1901-0053           | # 05-1901-0228           |
| H. Flammability Rating:                                                    | Class UL94-V0            | Class UL94-V0            | Class UL94-V0            |
| I. Classification of Moisture Sensitivity<br>per JEDEC sandard JESD22-112: | Level 1                  | Level 1                  | Level 1                  |

#### IV. Die Information

| A. Dimensions:             | 91 x 151 mils                                                                       |
|----------------------------|-------------------------------------------------------------------------------------|
| B. Passivation:            | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Aluminum/Si (Si = 1%)                                                               |
| D. Backside Metallization: | None                                                                                |
| E. Minimum Metal Width:    | 3 microns (as drawn)                                                                |
| F. Minimum Metal Spacing:  | 3 microns (as drawn)                                                                |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                                                          |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                                                    |
| I. Die Separation Method:  | Wafer Saw                                                                           |

#### V. Quality Assurance Information

| Α. | Quality Assurance Contacts: | Jim Pedicord (Reliability Lab Manager) |
|----|-----------------------------|----------------------------------------|
|    |                             | Bryan Preeshl (Executive Director)     |
|    |                             | Kenneth Huening (Vice President)       |

- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{\frac{1.83}{192 \times 4389 \times 745 \times 2}}_{\text{Temperature Acceleration factor assuming an activation energy of 0.8eV}$ 

λ = 1.46 x 10<sup>-9</sup>

 $\lambda$  = 1.46 F.I.T. (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability monitor program. In addition to routine production Burn-In, Maxim pulls a sample from every fabrication process three times per week and subjects it to an extended Burn-In prior to shipment to ensure its reliability. The reliability control level for each lot to be shipped as standard product is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on any lot that exceeds this reliability control level. Attached Burn-In Schematic (Spec. # 06-5062) shows the static Burn-In circuit. Maxim also performs quarterly 1000 hour life test monitors. This data is published in the Product Reliability Report (**RR-1M**).

#### B. Moisture Resistance Tests

Maxim pulls pressure pot samples from every assembly process three times per week. Each lot sample must meet an LTPD = 20 or bess before shipment as standard product. Additionally, the industry standard 85°C/85%RH testing is done per generic device/package family once a quarter.

#### C. E.S.D. and Latch-Up Testing

The RS16 die type has been found to have all pins able to withstand a transient pulse of  $\pm 2500$ V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm 250$ mA and/or  $\pm 20$ V.

#### Table 1 Reliability Evaluation Test Results

#### MAX3241xxI

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | PACKAGE             | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|---------------------|----------------|-----------------------|
| Static Life Test     | (Note 1)                                                |                                  |                     |                |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters<br>& functionality |                     | 745            | 0                     |
| Moisture Testin      | g (Note 2)                                              |                                  |                     |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | SO<br>SSOP<br>TSSOP | 77<br>77<br>77 | 0<br>0<br>0           |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |                     | 77             | 0                     |
| Mechanical Stre      | ess (Note 2)                                            |                                  |                     |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters                    |                     | 77             | 0                     |

Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic Package/Process data

## Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All $V_{PS1}$ pins                                                                          |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

TABLE II. Pin combination to be tested. 1/2/

- 1/ Table II is restated in narrative form in 3.4 below.
- $\overline{2/}$  No connects are not to be tested.
- $\overline{3/}$  Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND, + $V_{S}$ , - $V_{S}$ ,  $V_{REF}$ , etc).

- 3.4 <u>Pin combinations to be tested.</u>
  - a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
  - b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
  - c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.









