MAX3203EExT Rev. A

RELIABILITY REPORT

FOR

# MAX3203EExT

PLASTIC ENCAPSULATED/CHIP SCALE DEVICES

August 3, 2003

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

e/h

Jim Pedicord Quality Assurance Reliability Lab Manager

Reviewed by

Kull

Bryan J. Preeshl Quality Assurance Executive Director

#### Conclusion

The MAX3203E successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### Table of Contents

I. .....Device Description II. .....Manufacturing Information III. .....Packaging Information V. ......Quality Assurance Information VI. .....Reliability Evaluation IV. .....Die Information .....Attachments

#### I. Device Description

A. General

The MAX3203E is a low-capacitance  $\pm 15$ kV ESD-protection diode array designed to protect sensitive electronics attached to communication lines. Each channel consists of a pair of diodes that steer ESD current pulses to V<sub>CC</sub> or GND. The MAX3203E protect against ESD pulses up to  $\pm 15$ kV Human Body Model,  $\pm 8$ kV Contact Discharge, and  $\pm 15$ kV Air-Gap Discharge, as specified in IEC 61000-4-2. This device has 5pF capacitance per channel, making it ideal for use on high-speed data I/O interfaces.

The MAX3203E is a triple-ESD structure intended for USB On-the-Go (OTG) and video applications.

The device is available in tiny chip-scale (UCSP<sup>™</sup>) and thin QFN package, and is specified for -40°C to +85°C operation.

| B. Absolute Maximum Ratings<br>Item                                                                                                                    | Rating                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| VCC to GND<br>I/O_ to GND<br>Operating Temperature Range<br>Storage Temperature Range<br>Junction Temperature<br>Bump Temperature (soldering) (Note 1) | -0.3V to +7.0V<br>-0.3V to (VCC + 0.3V)<br>-40°C to +85°C<br>-65°C to +150°C<br>+150°C |
| Infrared (15s)<br>Vapor Phase (60s)                                                                                                                    | +220°C<br>+215°C                                                                       |
| Lead Temperature (soldering, 10s)<br>Continuous Power Dissipation (TA = +70C)<br>6-PIN Thin QFN (3 x 3)<br>3 x 2 UCSP                                  | +300°C<br>1951mW<br>273mW                                                              |
| Derates above +70°C<br>6-PIN Thin QFN (3 x 3)<br>3 x 2 UCSP                                                                                            | 273mW<br>24.4mW/°C<br>3.4mW/°C                                                         |

**Note 1:** The UCSP devices are constructed using a unique set of packaging techniques that impose a limit on the thermal profile the device can be exposed to during board-level solder attach and rework. This limit permits the use of only the solder profiles recommended in the industry-standard specification, JEDEC 020A, paragraph 7.6, Table 3 for IR/VPR and Convection Reflow. Preheating is required. Hand or wave soldering is not allowed.

# II. Manufacturing Information

A. Description/Function: Low-Capacitance, 2/3/4/6-Channel, ±15kV ESD Protection Arrays for High-Speed Data Interfaces

| B. Process:                      | BCD80                   |
|----------------------------------|-------------------------|
| C. Number of Device Transistors: | 6                       |
| D. Fabrication Location:         | Oregon, USA             |
| E. Assembly Location:            | Philippines or Thailand |
| F. Date of Initial Production:   | April, 2003             |

## **III.** Packaging Information

| A. Package Type:                                                         | 6-Pin QFN (3 x 3)        | 6-Bump UCSP    |
|--------------------------------------------------------------------------|--------------------------|----------------|
| B. Lead Frame:                                                           | Copper                   | N/A            |
| C. Lead Finish:                                                          | Solder Plate             | N/A            |
| D. Die Attach:                                                           | Silver-filled Epoxy      | N/A            |
| E. Bondwire:                                                             | Gold (1 mil dia.)        | N/A            |
| F. Mold Material:                                                        | Epoxy with silica filler | N/A            |
| G. Assembly Diagram:                                                     | # 05-9000-0264           | # 05-9000-0262 |
| H. Flammability Rating:                                                  | Class UL94-V0            | Class UL94-V0  |
| I. Classification of Moisture Sensitivity per JEDEC standard JESD22-112: | Level 1                  | Level 1        |

### **IV. Die Information**

| A. Dimensions:             | 44 X 64 mils                                       |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Aluminum/Si (Si = 1%)                              |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 3 microns (as drawn)                               |
| F. Minimum Metal Spacing:  | 3 microns (as drawn)                               |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

#### V. Quality Assurance Information

| Α. | Quality Assurance Contacts: | Jim Pedicord (Manager, Reliability Operations) |
|----|-----------------------------|------------------------------------------------|
|    |                             | Bryan Preeshl (Executive Director of QA)       |
|    |                             | Kenneth Huening (Vice President)               |

- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### **VI. Reliability Evaluation**

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{\frac{1.83}{192 \times 4389 \times 48 \times 2}}_{\text{Temperature Acceleration factor assuming an activation energy of 0.8eV}$ 

 $\lambda = 22.62 \times 10^{-9}$ 

 $\lambda$  = 22.62 F.I.T. (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability monitor program. In addition to routine production Burn-In, Maxim pulls a sample from every fabrication process three times per week and subjects it to an extended Burn-In prior to shipment to ensure its reliability. The reliability control level for each lot to be shipped as standard product is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on any lot that exceeds this reliability control level. Attached Burn-In Schematic (Spec. # 06-6090) shows the static Burn-In circuit. Maxim also performs quarterly 1000 hour life test monitors. This data is published in the Product Reliability Report (**RR-1M**).

#### B. Moisture Resistance Tests

Maxim pulls pressure pot samples from every assembly process three times per week. Each lot sample must meet an LTPD = 20 or less before shipment as standard product. Additionally, the industry standard 85°C/85%RH testing is done per generic device/package family once a quarter.

#### C. E.S.D. and Latch-Up Testing

The RT70 die type has been found to have all pins able to withstand a transient pulse of  $\pm 2000$ V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm 250$ mA.

# Table 1Reliability Evaluation Test Results

#### MAX3023EExT

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | PACKAGE     | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|-------------|----------------|-----------------------|
| Static Life Test     | t (Note 1)                                              |                                  |             |                |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters<br>& functionality |             | 48             | 0                     |
| Moisture Testi       | ng (Note 2)                                             |                                  |             |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | QFN<br>UCSP | 77<br>77       | 0<br>0                |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality | QFN<br>UCSP | 77<br>N/A      | 0<br>N/A              |
| Mechanical Str       | ress (Note 2)                                           |                                  |             |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010 (Note 3)      | DC Parameters<br>& functionality | QFN<br>UCSP | 77<br>77       | 0<br>0                |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data

Note 3: UCSP Temperature Cycle performed at -40°C/125°C, 1000 Cycles, ramp rate 11°C/minute, dwell=15 minutes, One cycle/hour

# Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |  |  |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|--|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All $V_{PS1}$ pins                                                                          |  |  |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |  |  |

TABLE II. Pin combination to be tested. 1/2/

- 1/ Table II is restated in narrative form in 3.4 below.
- $\overline{2/}$  No connects are not to be tested.
- $\overline{3/}$  Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND, + $V_{S}$ , - $V_{S}$ ,  $V_{REF}$ , etc).

- 3.4 <u>Pin combinations to be tested.</u>
  - a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
  - b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
  - c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.



# 3x3x0.8 MM QFN THIN PKG.

EXPOSED PAD PKG.



| PKG. CDDE: T633-1 |        | SIGNATURES | DATE | CONFIDENTIAL & PROPRIE |      |
|-------------------|--------|------------|------|------------------------|------|
| CAV./PAD SIZE:    | PKG.   |            |      | BOND DIAGRAM #:        | REV: |
| 71×102            | DESIGN |            |      | 05-9000-0264           | А    |



