

RELIABILITY REPORT
FOR
MAX2686EWS+T
WAFER LEVEL PRODUCT

January 6, 2011

# **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                      |  |  |  |  |
|----------------------------------|--|--|--|--|
| Don Lipps                        |  |  |  |  |
| Quality Assurance                |  |  |  |  |
| Manager, Reliability Engineering |  |  |  |  |



#### Conclusion

The MAX2686EWS+T successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim"s continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim"s quality and reliability standards.

#### **Table of Contents**

| IDevice Description         | VQuality Assurance Information |  |  |
|-----------------------------|--------------------------------|--|--|
| IIManufacturing Information | VIReliability Evaluation       |  |  |
| IIIPackaging Information    | IVDie Information              |  |  |
| Attachments                 |                                |  |  |

### I. Device Description

#### A. General

The MAX2686/MAX2688 low-noise amplifiers (LNAs) are designed for GPS L1, Galileo, and GLONASS applications. Designed in Maxim's advanced SiGe process, the devices achieve high gain and ultra-low-noise figure while maximizing the input-referred 1dB compression point and the 3rd-order intercept point. The MAX2686 provides a high gain of 19dB. The MAX2688 supplies 15dB of gain while attaining higher linearity. The devices operate from a +1.6V to +3.3V single supply. The optional shutdown feature in the devices reduces the supply current to less than 10µA. The devices are available in a very small, lead-free, RoHS-compliant, 0.86mm x 0.86mm x 0.65mm wafer-level package (WLP).



#### II. Manufacturing Information

A. Description/Function: GPS/GNSS Low-Noise Amplifiers

B. Process: MB3
C. Number of Device Transistors: 1038
D. Fabrication Location: California
E. Assembly Location: Japan

F. Date of Initial Production: July 30, 2010

#### III. Packaging Information

A. Package Type: 4-bump WLP 2x2 array

B. Lead Frame: N/AC. Lead Finish: N/AD. Die Attach: N/A

E. Bondwire: N/A (N/A mil dia.)F. Mold Material: Epoxy with silica filler

G. Assembly Diagram: #

H. Flammability Rating: Class UL94-V0

I. Classification of Moisture Sensitivity per 1

JEDEC standard J-STD-020-C

J. Single Layer Theta Ja: N/A
K. Single Layer Theta Jc: N/A
L. Multi Layer Theta Ja: 103°C/W
M. Multi Layer Theta Jc: 60°C/W

#### IV. Die Information

A. Dimensions: 33.9 X 33.9 mils

B. Passivation: BCB

C. Interconnect: Al with top layer 100% Cu

D. Backside Metallization: None
E. Minimum Metal Width: 0.35μm F.
Minimum Metal Spacing: 0.35μm
G. Bondpad Dimensions: 5 mil. Sq.
H. Isolation Dielectric: SiO<sub>2</sub>
I. Die Separation Method: Wafer Saw



#### V. Quality Assurance Information

A. Quality Assurance Contacts: Don Lipps (Manager, Reliability Engineering)

Bryan Preeshl (Vice President of QA)

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.

0.1% For all Visual Defects.

C. Observed Outgoing Defect Rate: < 50 ppm</li>D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( 3) is calculated as follows:

$$\lambda = 1 \over MTTF$$
 = 1.83 (Chi square value for MTTF upper limit) (Chi square value for MTTF upper limit) (where 4340 x 48 x 2 (where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)

$$\chi = 22.9 \times 10^{-9}$$

The following failure rate represents data collected from Maxim"s reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the MB3 Process results in a FIT Rate of 0.08 @ 25C and 1.33 @ 55C (0.8 eV, 60% UCL)

B E.S.D. and Latch-Up Testing (lot SI3YCQ001E, D/C 1017)

% = 22.9 F.I.T. (60% confidence level @ 25°C)

The WV21-1 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA and overvoltage per JEDEC JESD78.



# **Table 1**Reliability Evaluation Test Results

## MAX2686EWS+T

| TEST ITEM             | TEST CONDITION                         | FAILURE<br>IDENTIFICATION        | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |
|-----------------------|----------------------------------------|----------------------------------|-------------|-----------------------|----------------------|
| Static Life Test (Not | e 1) Ta = 135°C Biased Time = 192 hrs. | DC Parameters<br>& functionality | 48          | 0                     | SI3YCQ001E, D/C 1017 |

Note 1: Life Test Data may represent plastic DIP qualification lots.