MAX2205EBS Rev. A

**RELIABILITY REPORT** 

FOR

# MAX2205EBS

Chip Scale Devices

April 8, 2003

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

en.

Jim Pedicord Quality Assurance Reliability Lab Manager

Reviewed by

Bryan J. Preeshl Quality Assurance Executive Director

### Conclusion

The MAX2205 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

# **Table of Contents**

I. .....Device Description II. .....Manufacturing Information III. .....Packaging Information V. .....Quality Assurance Information VI. .....Reliability Evaluation IV. .....Die Information .....Attachments

#### I. Device Description

A. General

The MAX2205 wideband (800MHz to 2GHz) power detector is ideal for CDMA applications. The MAX2205 takes an RF signal from a directional coupler at the input, and output a highly repeatable voltage. The output voltage increases monotonically with increasing input power. The output is compensated for temperature and process shifts, reducing the worst-case variation to less than  $\pm$ 1dB at full power and  $\pm$ 2.5dB at the lowest power.

The MAX2205 has an integrated filter to allow for average power detection of CDMA signals over a 25dB dynamic range. The MAX2205 has a high-impedance input to provide a low-loss resistive tap in CDMA applications. The device allows the user to control the averaging time constant externally.

The MAX2205 comes in a space-saving 2 x 2, 0.5mm-pitch UCSP<sup>™</sup> and requires only three external components.

| B. Absolute Maximum Ratings               |                       |
|-------------------------------------------|-----------------------|
| ltem                                      | Rating                |
| VCC to GND                                | -0.3V to +6.5V        |
| RFIN/SHDN to GND                          | -0.3V to (VCC + 0.3V) |
| RF Input Voltage (800MHz)                 | 1.5VP                 |
| RF Input Voltage (2GHz) (MAX2205)         | 0.8VP                 |
| Operating Temperature Range               | -40°C to +85°C        |
| Junction Temperature                      | +150°C                |
| Storage Temperature Range                 | -65°C to +160°C       |
| Bump Temperature (soldering) (Note 1)     |                       |
| Infrared (15s)                            | +220°C                |
| Vapor Phase (60s)                         | +215°C                |
| Continuous Power Dissipation (TA = +70°C) |                       |
| 2 x 2 UCSP                                | 303mW                 |
| Derates above +70°C                       |                       |
| 2 x 2 UCSP                                | 3.8mW/°C              |

# II. Manufacturing Information

|         | A. Description/Function:         | RF Power Detectors in UCSP                            |
|---------|----------------------------------|-------------------------------------------------------|
|         | B. Process:                      | GST2 – High Speed Double Poly-Silicon Bipolar Process |
|         | C. Number of Device Transistors: | 344                                                   |
|         | D. Fabrication Location:         | Oregon, USA                                           |
|         | E. Assembly Location:            | Korea                                                 |
|         | F. Date of Initial Production:   | April, 2002                                           |
| III. Pa | ckaging Information              |                                                       |
|         | A. Package Type:                 | 2 x 2 UCSP                                            |
|         | B. Lead Frame:                   | Copper                                                |
|         | C. Lead Finish:                  | Solder Plate                                          |
|         | D. Die Attach:                   | N/A                                                   |
|         | E. Bondwire:                     | N/A                                                   |
|         | F. Mold Material:                | Epoxy with silica filler                              |
|         | G. Assembly Diagram:             | # 05-3201-0008                                        |
|         |                                  |                                                       |

Class UL94-V0

I. Classification of Moisture Sensitivity per JEDEC standard JESD22-112: Level 1

H. Flammability Rating:

#### **IV. Die Information**

| A. Dimensions:             | 40 x 40 mils                                       |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Poly / Au                                          |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 2 microns (as drawn)                               |
| F. Minimum Metal Spacing:  | 2 microns (as drawn)                               |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

#### V. Quality Assurance Information

| Α. | Quality Assurance Contacts: | Jim Pedicord (Reliability Lab Manager) |
|----|-----------------------------|----------------------------------------|
|    |                             | Bryan Preeshl (Executive Director)     |
|    |                             | Kenneth Huening (Vice President)       |

- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.
  0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 150°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{\frac{1.83}{192 \times 9823 \times 45 \times 2}}_{\text{Temperature Acceleration factor assuming an activation energy of 0.8eV}$ 

λ = 10.78 x 10<sup>-9</sup>

 $\lambda$  = 10.78 F.I.T. (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure the reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on lots exceeding this level. The following Burn-In Schematic (Spec. #06-5818) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (**RR-B2A**).

#### B. Moisture Resistance Tests

Maxim pulls pressure pot samples from every assembly process three times per week. Each lot sample must meet an LTPD = 20 or less before shipment as standard product. Additionally, the industry standard 85°C/85%RH testing is done per generic device/package family once a quarter.

#### C. E.S.D. and Latch-Up Testing

The WC15-4 die type has been found to have all pins able to withstand a transient pulse of  $\pm 2500$ V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm 250$ mA.

# Table 1 Reliability Evaluation Test Results

# MAX2205EBS

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | PACKAGE | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|---------|----------------|-----------------------|
| Static Life Test     | t (Note 1)                                              |                                  |         |                |                       |
|                      | Ta = 150°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters<br>& functionality |         | 45             | 0                     |
| Moisture Testi       | ng (Note 2)                                             |                                  |         |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | CSP     | 80             | 0                     |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |         | N/A            | N/A                   |
| Mechanical Str       | ress (Note 2)                                           |                                  |         |                |                       |
| Temperature<br>Cycle | -40°C/125°C<br>1000 Cycles<br>Slow Ramp                 | DC Parameters<br>& functionality |         | 77             | 0                     |

Note 1: Life Test Data represents packaged qualification lots. Note 2: Generic Package/Process data

# Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All $V_{PS1}$ pins                                                                          |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

TABLE II. Pin combination to be tested. 1/2/

- 1/ Table II is restated in narrative form in 3.4 below.
- $\overline{2/}$  No connects are not to be tested.
- $\overline{3/}$  Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND,  $+V_{S}$ ,  $-V_{S}$ ,  $V_{REF}$ , etc).

- 3.4 <u>Pin combinations to be tested.</u>
  - a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
  - b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
  - c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.







DOCUMENT I.D. 06-5818