

RELIABILITY REPORT FOR MAX19791ETX+ PLASTIC ENCAPSULATED DEVICES

July 11, 2013

## **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

| Approved by          |
|----------------------|
| Sokhom Chum          |
| Quality Assurance    |
| Reliability Engineer |



#### Conclusion

The MAX19791ETX+ successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

#### Table of Contents

- I. .....Device Description
- II. ......Manufacturing Information
- IV. .....Die Information
- III. ......Packaging Information
- V. .....Quality Assurance Information
- VI. .....Reliability Evaluation
- .....Attachments

### I. Device Description

A. General

The MAX19791 dual general-purpose analog voltage variable attenuator (VVA) is designed to interface with 50 systems operating in the 50MHz to 4000MHz frequency range. The device includes a patented control circuit that provides 23dB of attenuation range (per attenuator) with a typical linear control slope of 8dB/V. Both attenuators share a common analog control and can be cascaded together to yield 46dB of total attenuation range with a typical combined linear control slope of 16dB/V (5V operation). Alternatively, the on-chip 4-wire SPI-controlled 10-bit DAC can be used to control both attenuators. In addition, a step-up/down feature allows user-programmable attenuator stepping through command pulses without reprogramming the SPI interface. The MAX19791 is a monolithic device designed using one of Maxim's proprietary SiGe BiCMOS processes. The part operates from a single +5V supply or alternatively from a single +3.3V supply. It is available in a compact 36-pin TQFN package (6mm x 6mm x 0.8mm) with an exposed pad. Electrical performance is guaranteed over the -40°C to +100°C extended temperature range.

## II. Manufacturing Information



| A. Description/Function:         | 50MHz to 4000MHz Dual Analog Voltage Variable Attenuator with On-Chip 10-Bit SPI-Controlled DAC |
|----------------------------------|-------------------------------------------------------------------------------------------------|
| B. Process:                      | MB3                                                                                             |
| C. Number of Device Transistors: | 22862                                                                                           |
| D. Fabrication Location:         | California                                                                                      |

Taiwan, China, or Thailand

September 29, 2012

- E. Assembly Location:
- F. Date of Initial Production:

## III. Packaging Information

| A. Package Type:                                                            | 36-pin TQFN 6x6          |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | Conductive               |
| E. Bondwire:                                                                | Au (0.8 mil dia.)        |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-9000-4866            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 38°C/W                   |
| K. Single Layer Theta Jc:                                                   | 1.4°C/W                  |
| L. Multi Layer Theta Ja:                                                    | 28°C/W                   |
| M. Multi Layer Theta Jc:                                                    | 1.4°C/W                  |

#### IV. Die Information

| A. Dimensions:             | 108.2677X130.7086 mils    |
|----------------------------|---------------------------|
| B. Passivation:            | BCB                       |
| C. Interconnect:           | Al with top layer 100% Cu |
| D. Backside Metallization: | None                      |
| E. Minimum Metal Width:    | 0.35um                    |
| F. Minimum Metal Spacing:  | 0.35um                    |
| G. Bondpad Dimensions:     |                           |
| H. Isolation Dielectric:   | SiO <sub>2</sub>          |
| I. Die Separation Method:  | Wafer Saw                 |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Richard Aburano (Manager, Reliability Engineering)<br>Don Lipps (Manager, Reliability Engineering)<br>Bryan Preeshl (Vice President of QA) |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% For all Visual Defects.                                            |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                                                                   |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                                                               |

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

$$\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{\text{192 x 4340 x 160 x 2}} \text{ (Chi square value for MTTF upper limit)}$$

$$\lambda = 6.9 \times 10^{-9}$$

𝔅 = 6.9 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the MB3 Process results in a FIT Rate of 0.02 @ 25C and 0.04 @ 55C (0.8 eV, 60% UCL).

#### B. E.S.D. and Latch-Up Testing (lot SADR1Q001B D/C 1219)

The CR61-0 die type has been found to have all pins able to withstand a HBM transient pulse of +/-1500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

## MAX19791ETX+

| TEST ITEM        | TEST CONDITION            | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |
|------------------|---------------------------|---------------------------|-------------|-----------------------|----------------------|
| Static Life Test | (Note 1)                  |                           |             |                       |                      |
|                  | Ta = 135°C                | DC Parameters             | 80          | 0                     | SADR2Q001D, D/C 1213 |
|                  | Biased<br>Time = 192 hrs. | & functionality           | 80          | 0                     | SADR2Q001C, D/C 1213 |

Note 1: Life Test Data may represent plastic DIP qualification lots.