**RELIABILITY REPORT** 

FOR

## MAX1932ETC

PLASTIC ENCAPSULATED DEVICES

September 13, 2006

## MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

e/

Jim Pedicord Quality Assurance Reliability Lab Manager

Reviewed by

full

Bryan J. Preeshl Quality Assurance Managing Director

#### Conclusion

The MAX1932 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. .....Device Description II. .....Manufacturing Information III. .....Packaging Information IV. .....Die Information V. .....Quality Assurance Information VI. .....Reliability Evaluation

.....Attachments

#### I. Device Description

A. General

The MAX1932 generates a low-noise, high-voltage output to bias avalanche photodiodes (APDs) in optical receivers. Very low output ripple and noise is achieved by a constant-frequency, pulse-width modulated (PWM) boost topology combined with a unique architecture that maintains regulation with an optional RC or LC post filter inside its feedback loop. A precision reference and error amplifier maintain 0.5% output voltage accuracy.

The MAX1932 protects expensive APDs against adverse operating conditions while providing optimal bias. Traditional boost converters measure switch current for protection, whereas the MAX1932 integrates accurate high-side current limiting to protect APDs under avalanche conditions. A current-limit flag allows easy calibration of the APD operating point by indicating the precise point of avalanche breakdown. The MAX1932 control scheme prevents output overshoot and undershoot to provide safe APD operation without data loss.

The output voltage can be accurately set with either external resistors, an internal 8-bit DAC, an external DAC, or other voltage source. Output span and offset are independently settable with external resistors. This optimizes the utilization of DAC resolution for applications that may require limited output voltage range, such as 4.5V to 15V, 4.5V to 45V, 20V to 60V, or 40V to 90V.

#### B. Absolute Maximum Ratings

| ltem                                      | Rating               |
|-------------------------------------------|----------------------|
| VIN to GND                                | -0.3V to +6V         |
| DIN, SCLK, CS, FB to GND                  | -0.3V to +6V         |
| COMP, DACOUT, GATE, CL to GND             | -0.3V to (VIN +0.3V) |
| CS+, CS- to GND                           | -0.3V to +110V       |
| Operating Temperature Range               | -40°C to +85°C       |
| Junction Temperature                      | +150°C               |
| Storage Temperature Range                 | -65°C to +150°C      |
| Lead Temperature (soldering 10s)          | +300°C               |
| Continuous Power Dissipation (TA = +70°C) |                      |
| 12-Pin QFN (4x4)                          | 1349mW               |
| Derates above +70°C                       |                      |
| 12-Pin QFN (4x4)                          | 16.9mW/°C            |

### II. Manufacturing Information

| A. Description/Function:         | Digitally Controlled, 0.5% Accurate, Safest APD Bias Supply |
|----------------------------------|-------------------------------------------------------------|
| B. Process:                      | S12 (Standard 1.2 micron silicon gate CMOS)                 |
| C. Number of Device Transistors: | 1592                                                        |
| D. Fabrication Location:         | Oregon, USA                                                 |
| E. Assembly Location:            | Thailand or Hong Kong                                       |
| F. Date of Initial Production:   | July, 2002                                                  |

## III. Packaging Information

| A. Package Type:                                                             | 20-Lead QFN (4x4)              |
|------------------------------------------------------------------------------|--------------------------------|
| B. Lead Frame:                                                               | Copper                         |
| C. Lead Finish:                                                              | Solder Plate or 100% Matte Tin |
| D. Die Attach:                                                               | Silver-filled Epoxy            |
| E. Bondwire:                                                                 | Gold (1.0 mil dia.)            |
| F. Mold Material:                                                            | Epoxy with silica filler       |
| G. Assembly Diagram:                                                         | # 05-3501-0036                 |
| H. Flammability Rating:                                                      | Class UL94-V0                  |
| I. Classification of Moisture Sensitivity<br>per JEDEC standard J-STD-020-C: | Level 1                        |

## **IV. Die Information**

| A. Dimensions:             | 81 x 81 mils                                       |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Aluminum/Copper/Si                                 |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 1.2 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 1.2 microns (as drawn)                             |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

#### V. Quality Assurance Information

A. Quality Assurance Contacts:

Jim Pedicord(Manager, Reliability Operations)Bryan Preeshl(Managing Director of QA)

- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = 1 = 1.83 \quad \text{(Chi square value for MTTF upper limit)}$   $\underline{\text{MTTF}} = \underline{192 \times 4340 \times 45 \times 2}$   $| \qquad \text{Thermal acceleration factor assuming a 0.8eV activation energy}$ 

 $\lambda = 24.43 \times 10^{-9}$   $\lambda = 24.43$  F.I.T. (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure the reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on lots exceeding this level. The following Burn-In Schematic (Spec. # 06-5987) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (**RR-1N**). Current monitor data for the B8/S8 Process results in a FIT rate of 0.17 @  $25^{\circ}$ C and 2.92 @  $55^{\circ}$ C (eV = 0.8, UCL = 60%).

#### B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family.

#### C. E.S.D. and Latch-Up Testing

The PM14 die type has been found to have all pins able to withstand a transient pulse of  $\pm$ 1500V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 250mA.

# Table 1Reliability Evaluation Test Results

## MAX1932ETC

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | PACKAGE | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|---------|----------------|-----------------------|
| Static Life Test     | t (Note 1)                                              |                                  |         |                |                       |
|                      | Ta = 150°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters & functionality    |         | 45             | 0                     |
| Moisture Testi       | ng (Note 2)                                             |                                  |         |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | QFN     | 77             | 0                     |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |         | 77             | 0                     |
| Mechanical St        | ress (Note 2)                                           |                                  |         |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters<br>& functionality |         | 77             | 0                     |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic process/package data.

## Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All $V_{PS1}$ pins                                                                          |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

|  | TABLE II. | Pin combination to be tested. | 1/ 2/ |
|--|-----------|-------------------------------|-------|
|--|-----------|-------------------------------|-------|

- 1/ Table II is restated in narrative form in 3.4 below.
- $\overline{2/}$  No connects are not to be tested.
- $\frac{2i}{3}$  Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND,  $+V_{S}$ ,  $-V_{S}$ ,  $V_{REF}$ , etc).

## 3.4 Pin combinations to be tested.

- a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
- b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
- c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.



# 4x4x0.8 MM QFN THIN PKG.

EXPOSED PAD PKG.

| PKG, CODE: | SIGNATURES | DATE |  |
|------------|------------|------|--|

| 11244-2        |        | 010111101120  | DITE    | CONFIDENTIAL & PROPRIE | TARY |
|----------------|--------|---------------|---------|------------------------|------|
| CAV./PAD SIZE: | PKG.   | RAMON DE LEON | 6/20/02 | BOND DIAGRAM #:        | REV: |
| 98×98          | DESIGN | ILLY KING     | 6/20/02 | 05-3501-0036           | В    |



| DOCUMENT I.D. 06-5987 | REVISION A | MAXIM TITLE: BI Circuit (MAX1932) | PAGE 2 OF 3 |
|-----------------------|------------|-----------------------------------|-------------|
|                       |            |                                   | FAGE 2 OF 3 |