MAX1916EZT Rev. A

**RELIABILITY REPORT** 

FOR

## MAX1916EZT

PLASTIC ENCAPSULATED DEVICES

July 25, 2003

# **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

e11

Jim Pedicord Quality Assurance Reliability Lab Manager

Reviewed by

ul

Bryan J. Preeshl Quality Assurance Executive Director

### Conclusion

The MAX1916 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. .....Device Description II. .....Manufacturing Information III. .....Packaging Information IV. .....Die Information V. .....Quality Assurance Information VI. .....Reliability Evaluation

.....Attachments

#### I. Device Description

The MAX1916 low-dropout bias supply for white LEDs is a high-performance alternative to the simple ballast resistors used in conventional white LED designs. The MAX1916 uses a single resistor to set the bias current for three LEDs, which are matched to 0.3%. The MAX1916 consumes only  $40\mu$ A of supply current when enabled and 0.05 $\mu$ A when disabled.

The MAX1916's advantages over ballast resistors include significantly better LED-to-LED bias matching, much lower bias variation with supply voltage variation, significantly lower dropout voltage, and in some applications, significantly improved efficiency. The MAX1916 requires a 200mV dropout at a 9mA load on each output to match the LED brightness.

The MAX1916 is available in a space-saving 6-pin Thin SOT23 package

#### B. Absolute Maximum Ratings

Item

EN, SET, LED1, LED2, LED3 to GND Operating Temperature Range Storage Temperature Range Lead Temperature (soldering, 10s) Continuous Power Dissipation (TA = +70°C) 6-Pin Thin SOT23 Derates above +70°C 6-Pin Thin SOT23 Rating

-0.3V to +6V -40°C to +85°C -65°C to +150°C 300°

727mW

9.1mW/°C

## II. Manufacturing Information

A. Description/Function: Low-Dropout, Constant-Current Triple White LED Bias Supply

| B. Process:                      | S8              |
|----------------------------------|-----------------|
| C. Number of Device Transistors: | 220             |
| D. Fabrication Location:         | California, USA |
| E. Assembly Location:            | Phillipines     |
| F. Date of Initial Production:   | July 2001       |

## **III.** Packaging Information

| ļ         | A. Package Type:                                                         | 6-Pin Thin SOT23                                   |
|-----------|--------------------------------------------------------------------------|----------------------------------------------------|
| E         | 3. Lead Frame:                                                           | Copper                                             |
| (         | C. Lead Finish:                                                          | Solder Plate                                       |
| Γ         | D. Die Attach:                                                           | Silver-filled Epoxy                                |
| E         | E. Bondwire:                                                             | Gold (1.3 mil dia.)                                |
| F         | F. Mold Material:                                                        | Epoxy with silica filler                           |
| (         | G. Assembly Diagram:                                                     | # 05-3501-0012                                     |
| ŀ         | H. Flammability Rating:                                                  | Class UL94-V0                                      |
| I         | . Classification of Moisture Sensitivity per JEDEC standard JESD22-A112: | Level 1                                            |
| IV. Die I | Information                                                              |                                                    |
| ŀ         | A. Dimensions:                                                           | 59 x 35 mils                                       |
| E         | 3. Passivation:                                                          | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| (         | C. Interconnect:                                                         | Aluminum/Copper/Silicon                            |
| Γ         | D. Backside Metallization:                                               | None                                               |
| E         | E. Minimum Metal Width:                                                  | .8 microns (as drawn)                              |
| F         | F. Minimum Metal Spacing:                                                | .8 microns (as drawn)                              |
| (         | G. Bondpad Dimensions:                                                   | 5 mil. Sq.                                         |

- H. Isolation Dielectric: SiO<sub>2</sub>
- I. Die Separation Method: Wafer Saw

#### V. Quality Assurance Information

A. Quality Assurance Contacts:

Jim Pedicord(Manager, Reliability Operations)Bryan Preeshl(Executive Director of QA)Kenneth Huening(Vice President)

- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.
   0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

$$\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{192 \text{ x } 4389 \text{ x } 80 \text{ x } 2}$$
(Chi square value for MTTF upper limit)  

$$\underbrace{ }_{\text{Thermal acceleration factor assuming a } 0.8\text{eV} \text{ activation energy} }$$

$$\lambda = 13.57 \times 10^{-9}$$
  $\lambda = 13.57$  F.I.T. (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure the reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on lots exceeding this level. The following Burn-In Schematic (Spec. #06-5825) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (**RR-1M**).

B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family.

## C. E.S.D. and Latch-Up Testing

The PM23Z die type has been found to have all pins able to withstand a transient pulse of 1000V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 250mA.

## Table 1 Reliability Evaluation Test Results

## MAX1916EZT

| TEST ITEM                  | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |  |
|----------------------------|---------------------------------------------------------|----------------------------------|----------------|-----------------------|--|
| Static Life Test (Note 1)  |                                                         |                                  |                |                       |  |
|                            | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters & functionality    | 80             | 0                     |  |
| Moisture Testi             | ng (Note 2)                                             |                                  |                |                       |  |
| Pressure Pot               | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | 77             | 0                     |  |
| 85/85                      | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality | 77             | 0                     |  |
| Mechanical Stress (Note 2) |                                                         |                                  |                |                       |  |
| Temperature<br>Cycle       | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters<br>& functionality | 77             | 0                     |  |

Note 1: Life Test Data may represent plastic D.I.P. qualification lots. Note 2: Generic package/process data

## Attachment #1

| TABLE II. | Pin combination to be tested. | <u>1/ 2</u> / |
|-----------|-------------------------------|---------------|
|-----------|-------------------------------|---------------|

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All V <sub>PS1</sub> pins                                                                   |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

- 1/ Table II is restated in narrative form in 3.4 below.
- 2/ No connects are not to be tested.
- <u>3/</u> Repeat pin combination I for each named Power supply and for ground (e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND,  $+V_{S}$ ,  $-V_{S}$ ,  $V_{REF}$ , etc).

3.4 <u>Pin combinations to be tested.</u>

- a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
- b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g.,  $V_{SS1}$ , or  $V_{SS2}$  or  $V_{SS3}$  or  $V_{CC1}$ , or  $V_{CC2}$ ) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.

c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.







DOCUMENT I.D. 06-5825 REVISION A MAXIM TITLE: BI Circuit (MAX1916)