MAX1880EUG Rev. A

**RELIABILITY REPORT** 

FOR

## MAX1880EUG

PLASTIC ENCAPSULATED DEVICES

October 16, 2001

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

ente

Jim Pedicord Quality Assurance Reliability Lab Manager

Reviewed by

Kull

Bryan J. Preeshl Quality Assurance Executive Director

## Conclusion

The MAX1880 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

## **Table of Contents**

I. .....Device Description II. .....Manufacturing Information III. .....Packaging Information IV. .....Die Information V. .....Quality Assurance Information VI. .....Reliability Evaluation

.....Attachments

## I. Device Description

#### A. General

The MAX1880 multiple-output DC-DC converter provide the regulated voltages required by active matrix thin-film transistor (TFT) liquid crystal displays (LCD) in a low-profile TSSOP package. One high-power step-up converter and two low-power charge pumps convert the 2.7V to 5.5V input voltage into three independent output voltages. A built-in linear regulator and VCOM buffer complete the power-supply requirements.

The main step-up converter accurately generates an externally set output voltage up to 13V that can supply the display's row/column drivers. The converter's high switching frequency and current-mode PWM architecture provide fast transient response and allow the use of small low-profile inductors and ceramic capacitors. The low-power BiCMOS control circuitry and internal 14V switch ( $0.35\Omega$  N-channel MOSFET) enable efficiencies up to 91%.

The dual low-power charge pumps independently regulate one positive output ( $V_{POS}$ ) and one negative output ( $V_{NEG}$ ). These low-power outputs use external diode and capacitor stages (as many stages as required) to regulate output voltages up to +40V and -40V. A unique control scheme minimizes output ripple as well as capacitor sizes for both charge pumps.

The MAX1880 is protected against output undervoltage and thermal overload conditions by a latched fault detection circuit that shuts down the device. The device is available in the ultra-thin TSSOP package (1.1mm max height).

#### B. Absolute Maximum Ratings

| ltem                              | Rating                  |
|-----------------------------------|-------------------------|
| IN, SHDN , TGND, FLTSET to GND    | -0.3V to +6V            |
| DRVN to GND                       | -0.3V to (VSUPN + 0.3V) |
| DRVP to GND                       | -0.3V to (VSUPP +0.3V)  |
| PGND to GND                       | +/-0.3V                 |
| /RDY, SUPB to GND                 | -0.3V to +14V           |
| LX,SUPP, SUPN to GND              | -0.3V to 14V            |
| SUPL to GND                       | -0.3V to 18V            |
| LDOOUT to GND                     | -0.3V to (VSUPL +0.3V)  |
| INTG,REF,FB,FBN,RBP to GND        | -0.3V to (VIN +0.3V)    |
| Operating Temperature Range       | -40°C to +85°C          |
| Junction Temperature              | +150°C                  |
| Storage Temperature Range         | -65°C to +150°C         |
| Lead Temperature (soldering, 10s) | +300°C                  |
| Power Dissipation                 |                         |
| 24-Pin TSSOP                      | 975mW                   |
| Derates above +70°C               |                         |
| 24-Pin TSSOP                      | 12.2mW/°C               |

## II. Manufacturing Information

| A. Description/Function:         | Quad-Output TFT LCD DC-DC Converter with Buffer |
|----------------------------------|-------------------------------------------------|
| B. Process:                      | S8 - Standard 8 micron silicon gate CMOS        |
| C. Number of Device Transistors: | 3739                                            |
| D. Fabrication Location:         | California, USA                                 |
| E. Assembly Location:            | Philippines                                     |
| F. Date of Initial Production:   | April, 2000                                     |
|                                  |                                                 |

## III. Packaging Information

| A. Package Type:        | 24 Lead TSSOP             |
|-------------------------|---------------------------|
| B. Lead Frame:          | Copper                    |
| C. Lead Finish:         | Solder Plate              |
| D. Die Attach:          | Silver-filled Epoxy       |
| E. Bondwire:            | Gold (1.3 mil dia.)       |
| F. Mold Material:       | Epoxy with silica filler  |
| G. Assembly Diagram:    | Buildsheet # 05-2301-0105 |
| H. Flammability Rating: | Class UL94-V0             |

I. Classification of Moisture Sensitivity per JEDEC standard JESD22-A112: Level 1

## **IV. Die Information**

| A. Dimensions:             | 86 X 128 mils                                      |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | TiW/ AICu/ TiWN                                    |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | .8 microns (as drawn)                              |
| F. Minimum Metal Spacing:  | .8 microns (as drawn)                              |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

## V. Quality Assurance Information

| Α. | Quality Assurance Contacts: | Jim Pedicord                     | (Reliability Lab Manager)  |
|----|-----------------------------|----------------------------------|----------------------------|
|    |                             | Bryan Preeshl                    | (Executive Director of QA) |
|    |                             | Kenneth Huening (Vice President) |                            |

- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.
  0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

## VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \times 4389 \times 159 \times 2}$  (Chi square value for MTTF upper limit) Temperature Acceleration factor assuming an activation energy of 0.8eV  $\lambda = 6.83 \times 10^{-9}$   $\lambda = 6.83 \text{ F.I.T.}$  (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on rejects from lots exceeding this level. The Burn-In Schematic (Spec.# 06-5628) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (**RR-1L**) located on the Maxim website at http://www.maxim-ic.com.

#### B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family.

## C. E.S.D. and Latch-Up Testing

The PY26 die type has been found to have all pins able to withstand a transient pulse of  $\pm$ 400V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 250mA and/or  $\pm$ 20V.

# Table 1Reliability Evaluation Test Results

# MAX1880EUG

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|----------------|-----------------------|
| Static Life Tes      | t (Note 1)                                              |                                  |                |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters & functionality    | 159            | 0                     |
| Moisture Testi       | ng (Note 2)                                             |                                  |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | 77             | 0                     |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality | 77             | 0                     |
| Mechanical St        | ress (Note 2)                                           |                                  |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters                    | 77             | 0                     |

Note 1: Life Test Data may represent plastic D.I.P. qualification lots.

Note 2: Generic process/package data

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All $V_{PS1}$ pins                                                                          |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

TABLE II. Pin combination to be tested. 1/2/

- 1/ Table II is restated in narrative form in 3.4 below.
- $\overline{2/}$  No connects are not to be tested.
- $\overline{3/}$  Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND,  $+V_{S}$ ,  $-V_{S}$ ,  $V_{REF}$ , etc).

- 3.4 Pin combinations to be tested.
  - a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
  - b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
  - c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.







OCUMENT I.D. 06-5628