MAX1836ExTxx Rev. A

RELIABILITY REPORT

FOR

### MAX1836ExTxx

PLASTIC ENCAPSULATED DEVICES

August 3, 2006

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

Jim Pedicord Quality Assurance Reliability Lab Manager

#### Conclusion

The MAX1836 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. .....Device Description II. .....Manufacturing Information III. .....Packaging Information V. ......Quality Assurance Information VI. .....Reliability Evaluation IV. .....Die Information

.....Attachments

### I. Device Description

A. General

The MAX1836 high-efficiency step-down converter provides a preset 3.3V or 5V output voltage from supply voltages as high as 24V. Using external feedback resistors, the output voltage may be adjusted from 1.25V to VIN. An internal current-limited switching MOSFET delivers load currents up to 125mA (MAX1836) or 250mA (MAX1837).

The unique current-limited control scheme, operating with duty cycles up to 100%, minimizes the dropout voltage (120mV at 100mA). Additionally, this control scheme reduces supply current under light loads to  $12\mu$ A. High switching frequencies allow the use of tiny surface-mount inductors and output capacitors.

The MAX1836 step-down converter with internal switching MOSFETs is available in a 6-pin SOT23 package, making it ideal for low-cost, low-power, space-sensitive applications. For increased output drive capability, use the MAX1776 step-down converter that uses an internal 24V switch to deliver up to 500mA. For even higher currents, use the MAX1626/ MAX1627 step-down controllers that drive an external P-channel MOSFET to deliver up to 20W.

| B. Absolute Maximum Ratings<br>Item                          | Rating              |
|--------------------------------------------------------------|---------------------|
| IN, SHDN to GND                                              | -0.3V to +25V       |
| LX to GND                                                    | -2V to (VIN + 0.3V) |
| OUT, FB to GND                                               | -0.3V to +6V        |
| Continuous Power Dissipation (TA = $+70^{\circ}$ C) (Note 1) |                     |
| 6-Pin SOT23 (derate 8.7mW/°C above +70°C)                    | 696mW               |
| 6-Pin TDFN (derate 24.4mW/°C above +70°C)                    | 1951mW              |
| Operating Temperature Range                                  | -40°C to +85°C      |
| Junction Temperature                                         | +150°C              |
| Storage Temperature Range                                    | -65°C to +150°C     |
| Lead Temperature (soldering, 10s)                            | +300°C              |

Note 1: Thermal properties are specified with product mounted on PC board with 1in2 of copper area and still air.

# II. Manufacturing Information

| A. Description/Function:         | 24V Internal Switch, 100% Duty Cycle, Step-Down Converters |
|----------------------------------|------------------------------------------------------------|
| B. Process:                      | B8 (Standard 0.8 micron silicon gate CMOS)                 |
| C. Number of Device Transistors: | 731                                                        |
| D. Fabrication Location:         | Texas or California, USA                                   |
| E. Assembly Location:            | Thailand                                                   |
| F. Date of Initial Production:   | January, 2001                                              |

# III. Packaging Information

| A. Package Type:                                                          | 6-Pin TDFN-EP                  | 6-Pin SOT23-6                  |
|---------------------------------------------------------------------------|--------------------------------|--------------------------------|
| B. Lead Frame:                                                            | Copper                         | Copper                         |
| C. Lead Finish:                                                           | Solder Plate or 100% Matte Tin | Solder Plate or 100% Matte Tin |
| D. Die Attach:                                                            | Nonconductive Epoxy            | Nonconductive Epoxy            |
| E. Bondwire:                                                              | Gold (1 mil dia.)              | N/A                            |
| F. Mold Material:                                                         | Epoxy with silica filler       | Epoxy with silica filler       |
| G. Assembly Diagram:                                                      | # 05-9000-1489                 | # 05-9000-2152                 |
| H. Flammability Rating:                                                   | Class UL94-V0                  | Class UL94-V0                  |
| I. Classification of Moisture Sensitivity per JEDEC standard J-STD-020-C: | Level 1                        | Level 1                        |

# **IV. Die Information**

| A. Dimensions:             | 45 x 90 mils                                       |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Aluminum/Si (Si = 1%)                              |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 0.8 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 0.8 microns (as drawn)                             |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

#### V. Quality Assurance Information

- A. Quality Assurance Contacts: Jim Pedicord (Manager, Reliability Operations) Bryan Preeshl (Managing Director of QA)
- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \frac{1}{MTTF} = \frac{1.83}{192 \times 4340 \times 79 \times 2}$  (Chi square value for MTTF upper limit) Temperature Acceleration factor assuming an activation energy of 0.8eV

 $\lambda = 13.92 \times 10^{-9}$ 

 $\lambda$  = 13.92 F.I.T. (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability monitor program. In addition to routine production Burn-In, Maxim pulls a sample from every fabrication process three times per week and subjects it to an extended Burn-In prior to shipment to ensure its reliability. The reliability control level for each lot to be shipped as standard product is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Attached Burn-In Schematic (Spec. # 06-5648) shows the static Burn-In circuit. Maxim performs failure analysis on any lot that exceeds this reliability control level. Maxim also performs quarterly 1000 hour life test monitors. This data is published in the Product Reliability Report (**RR-1N**). Current monitor data for the B8/S8 Process results in a FIT rate of 0.17 @  $25^{\circ}$ C and 2.92 @  $55^{\circ}$ C (eV = 0.8, UCL = 60%).

### B. Moisture Resistance Tests

Maxim pulls pressure pot samples from every assembly process three times per week. Each lot sample must meet an LTPD = 20 or less before shipment as standard product. Additionally, the industry standard 85°C/85%RH testing is done per generic device/package family once a quarter.

C. E.S.D. and Latch-Up Testing

The PY36 die type has been found to have all pins able to withstand a transient pulse of  $\pm$ 1000V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 250mA.

#### Table 1 **Reliability Evaluation Test Results**

#### MAX1836ExTxx

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | PACKAGE     | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|-------------|----------------|-----------------------|
| Static Life Test     | t (Note 1)                                              |                                  |             |                |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters<br>& functionality |             | 79             | 0                     |
| Moisture Testi       | ng (Note 2)                                             |                                  |             |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | TDFN<br>SOT | 77<br>77       | 0<br>0                |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |             | 77             | 0                     |
| Mechanical Str       | ress (Note 2)                                           |                                  |             |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters<br>& functionality |             | 77             | 0                     |

Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic Package/Process data

# Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All V <sub>PS1</sub> pins                                                                   |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

# TABLE II. Pin combination to be tested. 1/2/

- 1/ Table II is restated in narrative form in 3.4 below.
- $\frac{32}{2}$  No connects are not to be tested.  $\frac{32}{2}$  Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND,  $+V_S$ ,  $-V_S$ ,  $V_{RFF}$ , etc).

#### 3.4 Pin combinations to be tested.

- Each pin individually connected to terminal A with respect to the device ground pin(s) connected a. to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
- Each pin individually connected to terminal A with respect to each different set of a combination b. of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
- Each input and each output individually connected to terminal A with respect to a combination of C. all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.









DOCUMENT I.D. 06-5648