

RELIABILITY REPORT FOR MAX17083ETG+ PLASTIC ENCAPSULATED DEVICES

May 11, 2010

## MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

| Approved by                      |
|----------------------------------|
| Don Lipps                        |
| Quality Assurance                |
| Manager, Reliability Engineering |



#### Conclusion

The MAX17083ETG+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. .....Device Description

II. ......Manufacturing Information

- III. .....Packaging Information
- .....Attachments

V. .....Quality Assurance Information VI. .....Reliability Evaluation IV. .....Die Information

#### I. Device Description

A. General

The MAX17083 is a fixed-frequency, current-mode, step-down regulator optimized for low-voltage, low-power applications. This regulator features dual internal n-channel MOSFET power switches for high efficiency and reduced component count. External Schottky diodes are not required. An integrated boost switch eliminates the need for an external boost diode. The internal 25m low-side power MOSFET easily supports continuous load currents up to 5A. The MAX17083 produces an adjustable 0.75V to 2.7V output voltage from the system's 3.3V or 5V input supply. This step-down regulator uses a peak current-mode control scheme to eliminate the additional external compensation required by voltage-mode architectures, providing an easy-to-implement architecture without sacrificing fast transient response. The MAX17083 provides peak current-limit protection and operates in light-load pulse-skipping mode to maintain high efficiency under light-load conditions. Independent enable input and open-drain power-good output allow flexible system power sequencing. The voltage soft-start gradually ramps up the output voltage within a predictable time period, effectively limiting the inrush current. The MAX17083 features output undervoltage, output overvoltage, and thermal-fault protection. The MAX17083 is available in a 24-pin 4mm x 4mm x 0.75mm TQFN package. The exposed backside pad improves thermal characteristics.



#### II. Manufacturing Information

A. Description/Function:Low-Voltage, Internal Switch, Step-Down RegulatorB. Process:S45C. Number of Device Transistors:10772D. Fabrication Location:California, Texas or JapanE. Assembly Location:Thailand

January 24, 2009

F. Date of Initial Production:

### III. Packaging Information

| A. Package Type:                                                            | 24-pin TQFN 4x4          |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | Conductive               |
| E. Bondwire:                                                                | Au (2 mil dia.)          |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-9000-3308            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 48°C/W                   |
| K. Single Layer Theta Jc:                                                   | 2.7°C/W                  |
| L. Multi Layer Theta Ja:                                                    | 36°C/W                   |
| M. Multi Layer Theta Jc:                                                    | 2.7°C/W                  |

#### IV. Die Information

| A. Dimensions:             | 63 X 100 mils                                                                       |
|----------------------------|-------------------------------------------------------------------------------------|
| B. Passivation:            | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                                                       |
| D. Backside Metallization: | None                                                                                |
| E. Minimum Metal Width:    | Metal1 = 0.5 / Metal2 = 0.6 / Metal3 = 0.6 microns (as drawn)                       |
| F. Minimum Metal Spacing:  | Metal1 = 0.45 / Metal2 = 0.5 / Metal3 = 0.6 microns (as drawn)                      |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                                                          |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                                                    |
| I. Die Separation Method:  | Wafer Saw                                                                           |



#### V. Quality Assurance Information

| A. | Quality Assurance Contacts:    | Don Lipps (Manager, Reliability Engineering)<br>Bryan Preeshl (Managing Director of QA)                                |
|----|--------------------------------|------------------------------------------------------------------------------------------------------------------------|
| В. | Outgoing Inspection Level:     | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% For all Visual Defects.</li></ul> |
| C. | Observed Outgoing Defect Rate: | < 50 ppm                                                                                                               |
| D. | Sampling Plan:                 | Mil-Std-105D                                                                                                           |

#### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate (  $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{\frac{1.83}{192 \times 4340 \times 48 \times 2}}_{\text{(where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)}$  $\lambda = 22.9 \times 10^{-9}$  $\lambda = 22.9 \text{ F.I.T. (60\% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the S45 Process results in a FIT Rate of 0.49 @ 25C and 8.49 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

#### C. E.S.D. and Latch-Up Testing

The PE43 die type has been found to have all pins able to withstand a HBM transient pulse of +/1500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA.



# Table 1 Reliability Evaluation Test Results

#### MAX17083ETG+

| TEST ITEM        | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |
|------------------|-----------------|---------------------------|-------------|-----------------------|--|
| Static Life Test | (Note 1)        |                           |             |                       |  |
|                  | Ta = 135°C      | DC Parameters             | 48          | 0                     |  |
|                  | Biased          | & functionality           |             |                       |  |
|                  | Time = 192 hrs. |                           |             |                       |  |
| Moisture Testing | (Note 2)        |                           |             |                       |  |
| HAST             | Ta = 130°C      | DC Parameters             | 77          | 0                     |  |
|                  | RH = 85%        | & functionality           |             |                       |  |
|                  | Biased          |                           |             |                       |  |
|                  | Time = 96hrs.   |                           |             |                       |  |
| Mechanical Stres | ss (Note 2)     |                           |             |                       |  |
| Temperature      | -65°C/150°C     | DC Parameters             | 77          | 0                     |  |
| Cycle            | 1000 Cycles     | & functionality           |             |                       |  |
| -                | Method 1010     | -                         |             |                       |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data