

RELIABILITY REPORT FOR MAX15118EWI+T WAFER LEVEL DEVICES

November 2, 2017

## **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

Eric Wright

Reliability Engineer

Brian Standley Manager, Reliability



#### Conclusion

The MAX15118EWI+T successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

#### **Table of Contents**

- I. ......Device Description
   IV. .....Die Information

   II. ......Manufacturing Information
   V. .....Quality Assurance Information

   III. ......Packaging Information
   VI. ......Reliability Evaluation
- .....Attachments

#### I. Device Description

A. General

The MAX15118 high-efficiency, current-mode step-down regulator with integrated power switches operates from 2.7V to 5.5V and delivers up to 18A of output current in a small 2mm x 3.5mm package. The MAX15118 offers excellent efficiency with skip mode capability at light-load conditions, yet provides unmatched efficiency under heavy load conditions. The combination of small size and high efficiency makes this device suitable for both portable and nonportable applications. The MAX15118 utilizes a current-mode control architecture with a high-gain transconductance error amplifier, which allows a simple compensation scheme and enables a cycle-by-cycle current limit with fast response to line and load transients. A factory-trimmed switching frequency of 1MHz (PWM operation) allows for a compact, all-ceramic capacitor design. Integrated switches with low on-resistance ensure high efficiency at heavy loads while minimizing critical inductances. The MAX15118's simple layout and footprint assure first-pass success in new designs. Other features of the MAX15118 include a capacitor-programmable soft-start to reduce inrush current, safe startup into a prebiased output, and enable input and power-good output for power sequencing. The regulator is available in a 28-bump (4 x 7), 2.10mm x 3.56mm WLP package, and is fully specified over the -40°C to +85°C extended temperature range.



#### II. Manufacturing Information

| A. Description/Function:         | High-Efficiency, 18A, Current-Mode Synchronous Step-Down Regulator with<br>Integrated Switches |
|----------------------------------|------------------------------------------------------------------------------------------------|
| B. Process:                      | S18                                                                                            |
| C. Number of Device Transistors: | 14227                                                                                          |

- D. Fabrication Location:USAE. Assembly Location:Japan
- F. Date of Initial Production: June 24, 2011

#### III. Packaging Information

| A. Package Type:                                                            | 28-bump WLP                                                   |
|-----------------------------------------------------------------------------|---------------------------------------------------------------|
| B. Lead Frame:                                                              | N/A                                                           |
| C. Lead Finish:                                                             | N/A                                                           |
| D. Die Attach:                                                              | None                                                          |
| E. Bondwire:                                                                | N/A (N/A mil dia.)                                            |
| F. Mold Material:                                                           | None                                                          |
| G. Assembly Diagram:                                                        | #05-9000-4222                                                 |
| H. Flammability Rating:                                                     | Class UL94-V0                                                 |
| I. Classification of Moisture Sensitivity<br>per JEDEC standard J-STD-020-C | Level 1                                                       |
| J. Single Layer Theta Ja:                                                   | N/A°C/W                                                       |
| K. Single Layer Theta Jc:                                                   | N/A°C/W                                                       |
| L. Multi Layer Theta Ja:                                                    | 42°C/W                                                        |
| M. Multi Layer Theta Jc:                                                    | 7°C/W                                                         |
| IV. Die Information                                                         |                                                               |
| A. Dimensions:                                                              | 140.16X82.68 mils                                             |
| B. Passivation:                                                             | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nit |
|                                                                             |                                                               |

- C. Interconnect:D. Backside Metallization:E. Minimum Metal Width:F. Minimum Metal Spacing:
- G. Isolation Dielectric:
- H. Die Separation Method:

140.16X82.68 mils Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub> (Silicon nitride/ Silicon dioxide) Al/0.5%Cu with Ti/TiN Barrier None 0.23 microns (as drawn) 0.23 microns (as drawn) SiO<sub>2</sub> Wafer Saw



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:                         | Eric Wright (Reliability Engineering)<br>Brian Standley (Manager, Reliability)<br>Bryan Preeshl (Vice President of QA) |  |  |
|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|
| B. Outgoing Inspection Level:                          | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% for all Visual Defects.</li></ul> |  |  |
| C. Observed Outgoing Defect Rate:<br>D. Sampling Plan: | < 50 ppm<br>Mil-Std-105D                                                                                               |  |  |
|                                                        |                                                                                                                        |  |  |

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\frac{x}{MTTF} = \frac{1.83}{192 \times 4340 \times 48 \times 2}$  (Chi square value for MTTF upper limit) (where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)  $x = 22.9 \times 10^{-9}$ 

x = 22.9 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the S18 Process results in a FIT Rate of 0.40 @ 25C and 6.96 @ 55C (0.8 eV, 60% UCL)

#### B. E.S.D. and Latch-Up Testing

The NQ64 die type has been found to have all pins able to withstand an HBM transient pulse of +/-2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

### MAX15118EWI+T

| TEST ITEM           | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS |
|---------------------|-----------------|---------------------------|-------------|-----------------------|----------|
| Static Life Test (N | lote 1)         |                           |             |                       |          |
|                     | Ta = 135C       | DC Parameters             | 48          | 0                     |          |
|                     | Biased          | & functionality           |             |                       |          |
|                     | Time = 192 hrs. |                           |             |                       |          |

Note 1: Life Test Data may represent plastic DIP qualification lots.