

RELIABILITY REPORT FOR MAX14933 PLASTIC ENCAPSULATED DEVICES

June 24, 2016

# **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

| Approved by             |
|-------------------------|
| Eric Wright             |
| Quality Assurance       |
| Reliability Engineering |



#### Conclusion

The MAX14933AWE+ successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

IV. .....Die Information

VI. .....Reliability Evaluation

V. .....Quality Assurance Information

#### **Table of Contents**

- I. .....Device Description
- II. ......Manufacturing Information
- III. .....Packaging Information
- .....Attachments

## I. Device Description

A. General

The MAX14933 is a two-channel, 2.75kV<sub>RMS</sub> I<sup>2</sup>C digital isolator utilizing Maxim's proprietary process technology. For applications requiring 5kV<sub>RMS</sub> of isolation, refer to the MAX14937 data sheet. The MAX14933 transfers digital signals between circuits with different power domains at ambient temperatures up to +125°C. The device offers two bidirectional, open-drain channels for applications, such as I<sup>2</sup>C, that require data to be transmitted in both directions on the same line. The device features independent 2.25V to 5.5V supplies on each side of the isolator. The device operates from DC to 1.7MHz and can be used in isolated I<sup>2</sup>C busses with clock stretching. The MAX14933 is available in both a 16-pin wide-body (10.3mm x 7.5mm) and narrow-body (9.9mm x 3.9mm) SOIC package. All devices are rated for operation at ambient temperatures of -40°C to +125°C.



# II. Manufacturing Information

| A. Description/Function:       | Two-Channel, 2.75kVRMS I <sup>2</sup> C Isolator |
|--------------------------------|--------------------------------------------------|
| B. Process:                    | S18                                              |
| C. Fabrication Location:       | USA                                              |
| D. Assembly Location:          | Taiwan                                           |
| E. Date of Initial Production: | May 12, 2016                                     |

# III. Packaging Information

| 16-pin SOIC (W)          | 16-pin SOIC (N)                                                                                                                                               |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Copper                   | Copper                                                                                                                                                        |
| 100% Matte Sn            | 100% Matte Sn                                                                                                                                                 |
| Conductive               | Conductive                                                                                                                                                    |
| Au (1 mil dia.)          | Au (1 mil dia.)                                                                                                                                               |
| Epoxy with silica filler | Epoxy with silica filler                                                                                                                                      |
| # 31-4899                | # 31-4909                                                                                                                                                     |
| Class UL94-V0            | Class UL94-V0                                                                                                                                                 |
| Level 1                  | Level 1                                                                                                                                                       |
| N/A°C/W                  | N/A°C/W                                                                                                                                                       |
| N/A°C/W                  | N/A°C/W                                                                                                                                                       |
| 71°C/W                   | 75°C/W                                                                                                                                                        |
| 23°C/W                   | 24°C/W                                                                                                                                                        |
|                          | Copper<br>100% Matte Sn<br>Conductive<br>Au (1 mil dia.)<br>Epoxy with silica filler<br># 31-4899<br>Class UL94-V0<br>Level 1<br>N/A°C/W<br>N/A°C/W<br>71°C/W |

### IV. Die Information

| A. Passivation:            | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide) |
|----------------------------|-------------------------------------------------------------------------------------|
| B. Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                                                       |
| C. Backside Metallization: | None                                                                                |
| D. Minimum Metal Width:    | 0.23 microns (as drawn)                                                             |
| E. Minimum Metal Spacing:  | 0.23 microns (as drawn)                                                             |
| F. Bondpad Dimensions:     |                                                                                     |
| G. Isolation Dielectric:   | SiO <sub>2</sub>                                                                    |
| H. Die Separation Method:  | Wafer Saw                                                                           |

#### V. Quality Assurance Information



| A. Quality Assurance Contacts:    | Eric Wright (Reliability Engineering)                                                                                  |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------|
|                                   | Bryan Preeshl (Vice President of QA)                                                                                   |
| B. Outgoing Inspection Level:     | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% for all Visual Defects.</li></ul> |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                                               |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                                           |

#### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate (  $\lambda$ ) is calculated as follows:

$$\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \times 4340 \times 400 \times 2}$$
 (Chi square value for MTTF upper limit)

(where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)

 $x = 2.8 \times 10^{-9}$ 

λ = 2.8 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the S18 Process results in a FIT Rate of 0.05 @ 25°C and 0.93 @ 55°C (0.8 eV, 60% UCL)

## B. E.S.D. and Latch-Up Testing

The RU66 die type has been found to have all pins able to withstand an HBM transient pulse of +/-2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA and overvoltage per JEDEC JESD78.



 Table 1

 Reliability Evaluation Test Results

## MAX14933AWE+

| TEST ITEM         | TEST CONDITION       | FAILURE<br>IDENTIFICATION        | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS |
|-------------------|----------------------|----------------------------------|-------------|-----------------------|----------|
| Static Life Test( | ,                    |                                  |             |                       |          |
|                   | Ta = 135°C<br>Biased | DC Parameters<br>& functionality | 400         | 0                     |          |

Note 1: Life Test Data may represent plastic DIP qualification lots.