

RELIABILITY REPORT FOR MAX14841EASA+ / MAX14841EATA+ PLASTIC ENCAPSULATED DEVICES

February 27, 2012

## MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                      |
|----------------------------------|
| Richard Aburano                  |
| Quality Assurance                |
| Manager, Reliability Engineering |



#### Conclusion

The MAX14841EASA+ / MAX14841EATA+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

## **Table of Contents**

 I. ......Device Description
 V. ......Quality Assurance Information

 II. ......Packaging Information
 VI. ......Reliability Evaluation

 III. .....Packaging Information
 IV. .....Die Information

 .....Attachments
 V. ......Die Information

## I. Device Description

A. General

The MAX14840E/MAX14841E are +3.3V ESD-protected transceivers intended for half-duplex RS-485 communication up to 40Mbps. These transceivers are optimized for high speeds over extended cable runs while maximizing tolerance to noise. The MAX14840E features symmetrical fail-safe and larger receiver hysteresis, providing improved noise rejection and improved recovered signals in high-speed and long cable applications. The MAX14841E has true fail-safe receiver inputs guaranteeing a logic-high receiver output when inputs are shorted or open. The MAX14840E/MAX14841E transceivers draw 1.5mA (typ) supply current when unloaded or when fully loaded with the drivers disabled. Hot-swap capability eliminates undesired transitions on the bus during power-up or hot insertion. The MAX14840E/MAX14841E are available in 8-pin SO and small, 8-pin (3mm x 3mm) TDFN-EP packages. Both devices operate over the -40°C to +125°C automotive temperature range.



## II. Manufacturing Information

A. Description/Function: 40Mbps, +3.3V, RS-485 Half-Duplex Transceivers
B. Process: B8
C. Number of Device Transistors: 1070
D. Fabrication Location: USA
E. Assembly Location: Malaysia, Philippines and Thailand
F. Date of Initial Production: January 23, 2010

## III. Packaging Information

| A. Package Type:                                                                              | 8-pin SOIC               | 8-pin TDFN 3x3           |
|-----------------------------------------------------------------------------------------------|--------------------------|--------------------------|
| B. Lead Frame:                                                                                | Copper                   | Copper                   |
| C. Lead Finish:                                                                               | 100% matte Tin           | 100% matte Tin           |
| D. Die Attach:                                                                                | Conductive               | Conductive               |
| E. Bondwire:                                                                                  | Au (1 mil dia.)          | Au (1 mil dia.)          |
| F. Mold Material:                                                                             | Epoxy with silica filler | Epoxy with silica filler |
| G. Assembly Diagram:                                                                          | #05-9000-3915            | #05-9000-3914            |
| H. Flammability Rating:                                                                       | Class UL94-V0            | Class UL94-V0            |
| <ol> <li>Classification of Moisture Sensitivity per<br/>JEDEC standard J-STD-020-C</li> </ol> | Level 1                  | Level 1                  |
| J. Single Layer Theta Ja:                                                                     | 170°C/W                  | 54°C/W                   |
| K. Single Layer Theta Jc:                                                                     | 40°C/W                   | 8°C/W                    |
| L. Multi Layer Theta Ja:                                                                      | 132°C/W                  | 41°C/W                   |
| M. Multi Layer Theta Jc:                                                                      | 38°C/W                   | 8°C/W                    |

#### IV. Die Information

| A. Dimensions:             | 55 X 77 mils                                                                        |
|----------------------------|-------------------------------------------------------------------------------------|
| B. Passivation:            | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                                                       |
| D. Backside Metallization: | None                                                                                |
| E. Minimum Metal Width:    | Metal1 = 0.8 / Metal 2 = 1.2 microns (as drawn)                                     |
| F. Minimum Metal Spacing:  | Metal1/2 = 1.2 microns (as drawn)                                                   |
| G. Bondpad Dimensions:     |                                                                                     |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                                                    |
| I. Die Separation Method:  | Wafer Saw                                                                           |



## V. Quality Assurance Information

| Α. | Quality Assurance Contacts:    | Richard Aburano (Manager, Reliability Engineering)<br>Don Lipps (Manager, Reliability Engineering) |
|----|--------------------------------|----------------------------------------------------------------------------------------------------|
|    |                                | Bryan Preeshl (Vice President of QA)                                                               |
| В. | Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.                                    |
|    |                                | 0.1% For all Visual Defects.                                                                       |
| C. | Observed Outgoing Defect Rate: | < 50 ppm                                                                                           |
| D. | Sampling Plan:                 | Mil-Std-105D                                                                                       |

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135C biased (static) life test are shown in Table 1. Using these results, the Failure Rate (  $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{\frac{1.83}_{192 \times 4340 \times 48 \times 2}}_{(\text{where } 4340 = \text{Temperature Acceleration factor assuming an activation energy of 0.8eV})$  $\lambda = 22.9 \times 10^{-9}$  $\lambda = 22.9 \text{ F.I.T. (60\% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the B8 Process results in a FIT Rate of 0.02 @ 25C and 0.29 @ 55C (0.8 eV, 60% UCL)

## B. E.S.D. and Latch-Up Testing (lot JB2YBQ001C, D/C 0939)

The RU46-1 die type has been found to have all pins able to withstand a HBM transient pulse of +/- 2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/- 250mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

#### MAX14841EASA+ / MAX14841EATA+

| TEST ITEM              | TEST CONDITION                                 | FAILURE<br>IDENTIFICATION        | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |
|------------------------|------------------------------------------------|----------------------------------|-------------|-----------------------|----------------------|
| Static Life Test (Note | e 1)<br>Ta = 135C<br>Biased<br>Time = 192 hrs. | DC Parameters<br>& functionality | 48          | 0                     | JB2ZBQ001C, D/C 0941 |

Note 1: Life Test Data may represent plastic DIP qualification lots.