### RELIABILITY REPORT

FOR

### MAX148xxxP

# PLASTIC ENCAPSULATE DEVICES

September 22, 2003

# **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

Jim Pedicord Quality Assurance Manager, Reliability Operations Reviewed by

Bryan J. Preeshl Quality Assurance Executive Director

#### Conclusion

The MAX148 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### Table of Contents

I. ......Device Description
II. ......Manufacturing Information
III. ......Packaging Information
IV. ......Die Information

# I. Device Description

#### A. General

The MAX148 10-bit data-acquisition system combines an &channel multiplexer, high-bandwidth track/hold, and serial interface with high conversion speed and ultra-low power consumption. It operates from a single +2.7V to +5.25V supply, and its analog inputs are software configurable for unipolar/bipolar and single-ended/differential operation.

The 4-wire serial interface directly connects to SPI™, QSPI™, and Microwire™ devices without external logic. A serial strobe output allows direct connection to TMS320-family digital signal processors. The MAX148 requires an external reference, and uses either the internal clock or an external serial-interface clock to perform successive-approximation analog-to-digital conversions.

This device provides a hard-wired /SHDN pin and a soft-ware-selectable power-down. Accessing the serial interface automatically powers up the MAX148, and quick turn-on time allows it to be shut down between conversions. This technique can cut supply current to under 10µA at reduced sampling rates.

## B. Absolute Maximum Ratings

| <u>ltem</u>                               | <u>Rating</u>                |
|-------------------------------------------|------------------------------|
| V <sub>DD</sub> to AGND, DGND             | -0.3V to +6V                 |
| AGND to DGND                              | -0.3V to +0.3V               |
| CH0-CH7, COM to AGND, DGND                | $-0.3V$ to $(V_{DD} + 0.3V)$ |
| VREF to AGND                              | $-0.3V$ to $(V_{DD} + 0.3V)$ |
| Digital Inputs to DGND                    | -0.3V to +6V                 |
| Digital Outputs to DGND                   | $-0.3V$ to $(V_{DD} + 0.3V)$ |
| Digital Output Sink Current               | 25mA                         |
| Storage Temp.                             | -60°C to +150°C              |
| Lead Temp. (10 sec.)                      | +300°C                       |
| Continuous Power Dissipation (TA = +70°C) |                              |
| 20-Pin SSOP                               | 640mW                        |
| 20-Pin PDIP                               | 889mW                        |
| Derates above +70°C                       |                              |
| 20-Pin SSOP                               | 8.0mW/°C                     |
| 20-Pin PDIP                               | 11.11mW/°C                   |
|                                           |                              |

## II. Manufacturing Information

A. Description/Function: +2.7V, Low-Power, 8-Channel, Serial 10-Bit ADC

B. Process: S12 (Standard 1.2 micron silicon gate CMOS)

C. Number of Device Transistors: 2554

D. Fabrication Location: Oregon, USA

E. Assembly Location: Philippines, Malaysia or Thailand

F. Date of Initial Production: December, 1995

# III. Packaging Information

| A. Package Type:                          | 20-Lead SSOP             | 20-Lead PDIP             |
|-------------------------------------------|--------------------------|--------------------------|
| B. Lead Frame:                            | Copper                   | Copper                   |
| C. Lead Finish:                           | Solder Plate             | Solder Plate             |
| D. Die Attach:                            | Silver-filled Epoxy      | Silver-filled Epoxy      |
| E. Bondwire:                              | Gold (1.3 mil dia.)      | Gold (1.3 mil dia.)      |
| F. Mold Material:                         | Epoxy with silica filler | Epoxy with silica filler |
| G. Assembly Diagram:                      | # 05-0101-0410           | # 05-0101-0402           |
| H. Flammability Rating:                   | Class UL94-V0            | Class UL94-V0            |
| I. Classification of Moisture Sensitivity | ,                        |                          |

Level 1

# IV. Die Information

A. Dimensions: 85 x110 mils

per JEDEC standard JESD22-A112: Level 1

B. Passivation: Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub> (Silicon nitride/ Silicon dioxide)

C. Interconnect: Aluminum/Si (Si = 1%)

D. Backside Metallization: None

E. Minimum Metal Width: 1.2 microns (as drawn)

F. Minimum Metal Spacing: 1.2 microns (as drawn)

G. Bondpad Dimensions: 5 mil. Sq.

H. Isolation Dielectric: SiO<sub>2</sub>

I. Die Separation Method: Wafer Saw

## V. Quality Assurance Information

A. Quality Assurance Contacts:

Jim Pedicord (Manager, Rel Operations) Bryan Preeshl (Executive Director of QA)

Kenneth Huening (Vice President)

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects.

C. Observed Outgoing Defect Rate: < 50 ppm

D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

$$\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \times 4389 \times 545 \times 2}$$
 (Chi square value for MTTF upper limit)

Thermal acceleration factor assuming a 0.8eV activation energy

 $\lambda = 1.99 \times 10^{-9}$   $\lambda = 1.99 \text{ F.I.T.}$  (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure the reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on lots exceeding this level. The following Burn-In Schematic (Spec. #06-5162) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (**RR-1M**).

### B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family.

#### C. E.S.D. and Latch-Up Testing

The AD68 die type has been found to have all pins able to withstand a transient pulse of  $\pm$ 000V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 250mA.

Table 1 Reliability Evaluation Test Results

# MAX148xxxP

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | PACKAGE      | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|--------------|----------------|-----------------------|
| Static Life Test     | t (Note 1)                                              |                                  |              |                |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters<br>& functionality |              | 545            | 0                     |
| Moisture Testin      | ng (Note 2)                                             |                                  |              |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | SSOP<br>PDIP | 77<br>77       | 0                     |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |              | 77             | 0                     |
| Mechanical Str       | ress (Note 2)                                           |                                  |              |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters & functionality    |              | 77             | 0                     |

Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic Package/Process data

### Attachment #1

TABLE II. Pin combination to be tested. 1/2/

|    | Terminal A (Each pin individually connected to terminal A with the other floating) | Terminal B (The common combination of all like-named pins connected to terminal B) |
|----|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> 3/                                                | All V <sub>PS1</sub> pins                                                          |
| 2. | All input and output pins                                                          | All other input-output pins                                                        |

- 1/ Table II is restated in narrative form in 3.4 below.
- 2/ No connects are not to be tested.
- 3/ Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND,  $+V_{S}$ ,  $-V_{S}$ ,  $V_{REF}$ , etc).

## 3.4 Pin combinations to be tested.

- a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
- b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., \( \lambda\_{S1} \), or \( \lambda\_{S2} \) or \( \lambda\_{S3} \) or \( \lambda\_{C1} \), or \( \lambda\_{C2} \)) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
- c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.



Mil Std 883D Method 3015.7 Notice 8



| PKG.CODE: PON_1             | T              |           |      |                                 |       |
|-----------------------------|----------------|-----------|------|---------------------------------|-------|
| 1 20-4                      |                | APPREVALS | DATE | NIXIXI                          | 41 41 |
| CAV./PAD SIZE:<br>110 X 140 | PKG.<br>DESIGN | -         |      | BUILDSHEET NUMBER: 05-0101-0402 | REV.  |

