

RELIABILITY REPORT FOR MAX14752EUE+

PLASTIC ENCAPSULATED DEVICES

February 27, 2009

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

| Approved by                     |
|---------------------------------|
| Richard Aburano                 |
| Quality Assurance               |
| Manager, Reliability Operations |



#### MAX14752EUE+

# Conclusion

The MAX14752EUE+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

- I. .....Device Description
- V. .....Quality Assurance Information
- II. ......Manufacturing Information
- VI. .....Reliability Evaluation
- III. .....Packaging Information
- IV. .....Die Information

.....Attachments

## I. Device Description

A. General

The MAX14752/MAX14753 are 8-to-1 and dual 4-to-1 high-voltage analog multiplexers. Both devices feature 60 (typ) on-resistance with 0.03 (typ) on-resistance flatness. These low on-resistance multiplexers conduct equally well in either direction. Flexible logic levels for the channel-select interface are defined by the EN input. The MAX14752 is a 8-to-1 multiplexer and MAX14753 is a dual 4-to-1 multiplexer. Both devices operate with dual supplies of ±10V to ±36V, or a single supply of +20V to +72V. The MAX14752/MAX14753 are available in a 16-pin TSSOP package and are pin compatible with the industry-standard DG408/DG409. Both the MAX14752/MAX14753 are specified over the extended -40°C to +85°C operating temperature range.

#### MAX14752EUE+



# II. Manufacturing Information

A. Description/Function: 8-Channel/Dual 4-Channel 72V Analog Mux BCD8 B. Process: C. Number of Device Transistors: 813 Oregon

July 26, 2008

ATP Philippines, Carsem Malaysia, UTL Thailand

- D. Fabrication Location:
- E. Assembly Location:
- F. Date of Initial Production:

# III. Packaging Information

| A. Package Type:                                                            | 16-pin TSSOP             |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | Conductive Epoxy         |
| E. Bondwire:                                                                | Au (1.0 mil dia.)        |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #                        |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 106°C/W                  |
| K. Single Layer Theta Jc:                                                   | 27°C/W                   |
| L. Multi Layer Theta Ja:                                                    | 90°C/W                   |
| M. Multi Layer Theta Jc:                                                    | 27°C/W                   |

## IV. Die Information

| A. Dimensions:             | 86 X 99 mils                                        |
|----------------------------|-----------------------------------------------------|
| B. Passivation:            | $Si_3N_4\!/SiO_2$ (Silicon nitride/ Silicon dioxide |
| C. Interconnect:           | Aluminum/Si (Si = 1%)                               |
| D. Backside Metallization: | None                                                |
| E. Minimum Metal Width:    | 3.0 microns (as drawn)                              |
| F. Minimum Metal Spacing:  | 3.0 microns (as drawn)                              |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                          |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                    |
| I. Die Separation Method:  | Wafer Saw                                           |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Ken Wendel (Director, Reliability Engineering)<br>Bryan Preeshl (Managing Director of QA)       |
|-----------------------------------|-------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% For all Visual Defects. |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                        |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                    |

#### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate (<sup>λ</sup>) is calculated as follows:

(Chi square value for MTTF upper limit)  $\lambda = \frac{1}{MTTF} =$ 1.83 192 x 4340 x 48 x 2 (where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)

 $x = 22.4 \times 10^{-9}$ 

λ = 22.4 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly 1000 hour life test monitors on its processes. This data is published in the Product Reliability Report found at http://www.maxim-ic.com/. Current monitor data for the BCD8 Process results in a FIT Rate of 2.3 @ 25C and 39.6 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

## C. E.S.D. and Latch-Up Testing

The AJ54 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2000 V per JEDEC JESD22-A114-D. Latch-Up testing has shown that this device withstands a current of +/-250 mA, 1.5x VCCMax Overvoltage per JESD78.



# Table 1Reliability Evaluation Test Results

#### MAX14752EUE+

| TEST ITEM        | TEST CONDITION     | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |
|------------------|--------------------|---------------------------|-------------|-----------------------|--|
| Static Life Test | (Note 1)           |                           |             |                       |  |
|                  | Ta = 135°C         | DC Parameters             | 48          | 0                     |  |
|                  | Biased             | & functionality           |             |                       |  |
|                  | Time = 192 hrs.    |                           |             |                       |  |
| Moisture Testing | g (Note 2)         |                           |             |                       |  |
| 85/85            | Ta = 85°C          | DC Parameters             | 77          | 0                     |  |
|                  | RH = 85%           | & functionality           |             |                       |  |
|                  | Biased             |                           |             |                       |  |
|                  | Time = $1000$ hrs. |                           |             |                       |  |
| Mechanical Stres | ss (Note 2)        |                           |             |                       |  |
| Temperature      | -65°C/150°C        | DC Parameters             | 77          | 0                     |  |
| Cycle            | 1000 Cycles        | & functionality           |             |                       |  |
|                  | Method 1010        |                           |             |                       |  |

Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic Package/Process data

Maxim Integrated Products. All rights reserved.