# **RELIABILITY REPORT**

FOR

## MAX1282BxUE

# PLASTIC ENCAPSULATED DEVICES

October 1, 2003

# **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

Jim Pedicord Quality Assurance Reliability Lab Manager Reviewed by

Bryan J. Preeshl Quality Assurance Executive Director

#### Conclusion

The MAX1282 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. ......Device Description

II. ......Manufacturing Information

III. ......Packaging Information

IV. ......Die Information

V. ......Quality Assurance Information

VI. .....Reliability Evaluation

IV. ......Attachments

## I. Device Description

#### A. General

The MAX1282 12-bit analog-to-digital converter (ADCs) combines a 4-channel analog-input multiplexer, high-bandwidth track/hold (T/H), and serial interface with high conversion speed and low power consumption. The MAX1282 operates from a single +4.5V to +5.5V supply. The devices analog inputs are software configurable for unipolar/bipolar and single-ended/pseudo-differential operation.

The 4-wire serial interface connects directly to SPI™QSPI™/MICROWIRE™ devices without external logic. A serial strobe output allows direct connection to TMS320-family digital signal processors. The MAX1282 uses an external serial-interface clock to perform successive-approximation analog-to-digital conversions. The device features an internal +2.5V reference and a reference-buffer amplifier with a ±1.5% voltage-adjustment range. An external reference with a 1V to VDD range may also be used.

The MAX1282 provides a hardwired SHDN-bar pin and four software-selectable power modes (normal operation, reduced power (REDP), fast power-down (FASTPD), and full power-down (FULLPD)). These devices can be programmed to automatically shut down at the end of a conversion or to operate with reduced power. When using the power-down modes, accessing the serial interface automatically powers up the devices, and the quick turn-on time allows them to be shut down between all conversions.

Rating

The MAX1282 is available in a 16-pin TSSOP package.

## B. Absolute Maximum Ratings

Item

| <u>ROTT</u>                               | <u>rtainig</u>        |
|-------------------------------------------|-----------------------|
| VIDD. ( OND                               | 0.01/1                |
| VDD_ to GND                               | -0.3V to +6V          |
| VDD1 to VDD2                              | -0.3V to +0.3V        |
| CH0-CH3, COM to GND                       | -0.3V to (VDD_ +0.3V) |
| REF, REFADJ to GND                        | -0.3V to VDD_ +0.3V)  |
| Digital Inputs to GND                     | -0.3V to +6V          |
| Digital Outputs to GND                    | -0.3V to (VDD_ +0.3V) |
| Digital Output Sink Current               | 25mA                  |
| Operating Temperature Ranges              |                       |
| MAX1282BCUE/MAX1283BCUE                   | 0°C to +70°C          |
| MAX1282BEUE/MAX1283BEUE                   | -40°C to +85°C        |
| Storage Temperature Range                 | -60°C to +150°C       |
| Lead Temperature (soldering, 10s)         | +300°C                |
| Continuous Power Dissipation (TA = +70°C) |                       |
| 16-Pin TSSOP                              | 535mW                 |
| Derates above +70°C                       |                       |
| 16-Pin TSSOP                              |                       |
|                                           | 6.7mW/°C              |

## II. Manufacturing Information

A. Description/Function: 300ksps/400ksps, Single-Supply, 4-Channel, Serial 12-Bit ADCs with Internal Reference

B. Process: S12 (Standard 1.2 micron silicon gate CMOS)

C. Number of Device Transistors: 4286

D. Fabrication Location: California or Oregon, USA

E. Assembly Location: Philippines or Thailand

F. Date of Initial Production: April, 2000

## **III. Packaging Information**

A. Package Type: 16-TSSOP

B. Lead Frame: Copper

C. Lead Finish: Solder Plate

D. Die Attach: Silver-filled Epoxy

E. Bondwire: Gold (1.3 mil dia.)

F. Mold Material: Epoxy with silica filler

G. Assembly Diagram: # 05-0101-0509

H. Flammability Rating: Class UL94-V0

I. Classification of Moisture Sensitivity

per JEDEC standard JESD22-A112: Level 1

#### IV. Die Information

A. Dimensions: 85 x 103 mils

B. Passivation: Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub> (Silicon nitride/ Silicon dioxide)

C. Interconnect: Aluminum/Si (Si = 1%)

D. Backside Metallization: None

E. Minimum Metal Width: 1.2 microns (as drawn)

F. Minimum Metal Spacing: 1.2 microns (as drawn)

G. Bondpad Dimensions: 5 mil. Sq.

H. Isolation Dielectric: SiO<sub>2</sub>

I. Die Separation Method: Wafer Saw

#### V. Quality Assurance Information

A. Quality Assurance Contacts: Jim Pedicord (Reliability Lab Manager)

Bryan Preeshl (Executive Director of QA)

Kenneth Huening (Vice President)

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.

0.1% For all Visual Defects.

C. Observed Outgoing Defect Rate: < 50 ppm

D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

$$\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \text{ x } 4389 \text{ x } 318 \text{ x } 2} \text{ (Chi square value for MTTF upper limit)}$$

$$\text{Temperature Acceleration factor assuming an activation energy of } 0.8eV$$

$$\lambda = 3.41 \text{ x } 10^{-9}$$

$$\lambda = 3.41 \text{ F.I.T. (60\% confidence level @ 25°C)}$$

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on rejects from lots exceeding this level. The attached Burn-In Schematic (Spec. # 06-5526) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (RR-1M).

#### B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family.

#### C. E.S.D. and Latch-Up Testing

The AD95-2 die type has been found to have all pins able to withstand a transient pulse of ±1500V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of ±250mA.

# Table 1 Reliability Evaluation Test Results

# MAX1282BxUE

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        |       | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|-------|----------------|-----------------------|
| Static Life Test     | , ,                                                     | DC Darameters                    |       | 240            | 0                     |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters<br>& functionality |       | 318            | 0                     |
| Moisture Testin      | ng (Note 2)                                             |                                  |       |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | TSSOP | 77             | 0                     |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |       | 77             | 0                     |
| Mechanical Str       | ress (Note 2)                                           |                                  |       |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters<br>& functionality |       | 77             | 0                     |

Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic Package/Process data

#### Attachment #1

TABLE II. Pin combination to be tested. 1/2/

|    | Terminal A (Each pin individually connected to terminal A with the other floating) | Terminal B (The common combination of all like-named pins connected to terminal B) |
|----|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> 3/                                                | All V <sub>PS1</sub> pins                                                          |
| 2. | All input and output pins                                                          | All other input-output pins                                                        |

- 1/ Table II is restated in narrative form in 3.4 below.
- 2/ No connects are not to be tested.
- 3/ Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND,  $+V_{S}$ ,  $-V_{S}$ ,  $V_{REF}$ , etc).

## 3.4 Pin combinations to be tested.

- a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
- b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., \( \lambda\_{S1} \), or \( \lambda\_{S2} \) or \( \lambda\_{S3} \) or \( \lambda\_{CC1} \), or \( \lambda\_{CC2} \)) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
- c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.



Mil Std 883D Method 3015.7 Notice 8



| PKG.CODE: U16-1 |        |
|-----------------|--------|
| CAV./PAD SIZE:  | PKG.   |
| 118X154         | DESIGN |

APPROVALS

DATE

BUILDSHEET NUMBER: REV.:

Α

BUILDSHEET NUMBER: 18

