

RELIABILITY REPORT
FOR
MAX11127ATI+

August 8, 2020

# **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

Sheena Karlyn Basinang Engineer, Reliability

Ryan Wall Manager, Reliability

RWUH



#### Conclusion

The MAX11127 successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

#### **Table of Contents**

| IDevice Description         | IVDie Information              |
|-----------------------------|--------------------------------|
| IIManufacturing Information | VQuality Assurance Information |
| IIIPackaging Information    | VIReliability Evaluation       |
| Attachmente                 |                                |

#### I. Device Description

#### A. General

The MAX11120–MAX11128 are 12-/10-/8-bit with external reference and industry-leading 1.5MHz, full linear bandwidth, high speed, low-power, serial output successive approximation register (SAR) analog-to-digital converters (ADCs). The MAX11120–MAX11128 include both internal and external clock modes. These devices feature scan mode in both internal and external clock modes. The internal clock mode features internal averaging to increase SNR. The external clock mode features the SampleSet™ technology, a user-programmable analog input channel sequencer. The Sample Set approach provides greater sequencing flexibility for multichannel applications while alleviating significant microcontroller or DSP (controlling unit) communication overhead.

The internal clock mode features an integrated FIFO allowing data to be sampled at high speeds and then held for readout at any time or at a lower clock rate. Internal averaging is also supported in this mode improving SNR for noisy input signals. The devices feature analog input channels that can be configured to be single-ended inputs, fully differential pairs, or pseudo-differential inputs with respect to one common input.

The MAX11120– MAX11128 operate from a 2.35V to 3.6V supply and consume only 5.4mW at 1Msps. The MAX11120–MAX11128 include AutoShutdown™, fast wake-up, and a high-speed 3-wire serial interface. The devices feature full power-down mode for optimal power management.

The 16MHz, 3-wire serial interface directly connects to SPI, QSPI™, and MICROWIRE® devices without external logic.

Excellent dynamic performance, low voltage, low power, ease of use, and small package size make these converters ideal for portable battery-powered data-acquisition applications, and for other applications that demand low power consumption and small space.

The MAX11120–MAX11128 are available in 28-pin, 5mm x 5mm, TQFN packages and operate over the -40°C to +125°C temperature range.



## II. Manufacturing Information

A. Description/Function: 1Msps, Low-Power, Serial 12-/10-/8-Bit, 16-Channel ADCs

B. Process: TS18C. Device Count: 158486D. Fabrication Location: Taiwan

E. Assembly Location: China, Thailand, TaiwanF. Date of Initial Production: December 15, 2011

### III. Packaging Information

A. Package Type: TQFNB. Lead Frame: CU194C. Lead Finish: Matte Tin

**D.** Die Attach: AB8200T/EN4900G

E. Bondwire: 1 mil Au

F. Mold Material: G770HCD/G770HJ
G. Assembly Diagram: 05-9000-4373
H. Flammability Rating: UL-94 (V-0 Rating)

I. Classification of Moisture Sensitivity per

JEDEC standard J-STD-020-C

Level 1

J. Single Layer Theta Ja: 47 °C/W
K. Single Layer Theta Jc: 2 °C/W
L. Multi Layer Theta Ja: 29 °C/W
M. Multi Layer Theta Jc: 2 °C/W

#### IV. Die Information

A. Dimensions: 65X87 milsB. Passivation: SiO/SiN



#### V. Quality Assurance Information

A. Quality Assurance Contacts: Ryan Wall (Manager, Reliability)

Michael Cairnes (Executive Director, Reliability)

Bryan Preeshl (SVP of QA)

**B.** Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.

0.1% for all Visual Defects.

**C.** Observed Outgoing Defect Rate: < 50 ppm

**D.** Sampling Plan: Mil-Std-105D

## VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 125C biased (static) life test are shown in Table 1. Using these results, the Failure Rate 2 is calculated as follows:

$$\lambda = \frac{1}{\textit{MTTF}} = \frac{1.83}{192 \, x \, 2454 \, x \, 80 \, x \, 2} \; \text{(Chi square value for MTTF upper limit)}$$

(where 2454 = Temperature Acceleration factor assuming an activation energy of 0.8eV)

$$\lambda = 24.27 \times 10^{-9}$$

 $\lambda = 24.27 \, FITs \, (60\% \, confidence \, level \, @25^{\circ}C)$ 

Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at <a href="https://www.maximintegrated.com/en/support/qa-reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/reliability/

TS18 cumulative process Fit

 $\lambda = 0.03 \, FITs \, (60\% \, confidence \, level \, @25^{\circ}C)$ 

 $\lambda = 0.35 \, FITs \, (60\% \, confidence \, level \, @55°C)$ 

## B. ESD and Latch-Up Testing

The MAX11127 has been found to have all pins able to withstand an HBM transient pulse of ±2500 V per JEDEC / ESDA JS-001. Latch-Up testing has shown that this device withstands ±100 mA current injection and supply overvoltage per JEDEC JESD78.



#### Table 1

## Reliability Evaluation Test Results

# MAX11131ATI+ (Note 1)

| TEST ITEM                 | TEST CONDITION                          | FAILURE<br>IDENTIFICATION     | SAMPLE SIZE | NUMBER OF FAILURES | COMMENTS |
|---------------------------|-----------------------------------------|-------------------------------|-------------|--------------------|----------|
| Static Life Test (Note 2) | Ta = 125°C<br>Biased<br>Time = 192 hrs. | DC parameters & functionality | 80          | 0                  |          |

Note 1: MAX11131ATI+ is the same silicon as MAX11127ATI+.

Note 2: Life Test Data may represent plastic DIP qualification lots.