

RELIABILITY REPORT FOR LM75BIM-5+

PLASTIC ENCAPSULATED DEVICES

May 24, 2009

## MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                       |
|-----------------------------------|
| Ken Wendel                        |
| Quality Assurance                 |
| Director, Reliability Engineering |



#### Conclusion

The LM75BIM-5+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

- I. .....Device Description V. .....Quality Assurance Information
- II. ......Manufacturing Information
- III. .....Packaging Information

- VI. .....Reliability Evaluation
- .....Attachments

IV. .....Die Information

#### I. Device Description

A. General

The LM75 temperature sensor includes a delta-sigma analog-to-digital converter, and a digital overtemperature detector. The host can query the LM75 through its I2C interface to read temperature at any time. The open-drain overtemperature output (OS) sinks current when the programmable temperature limit is exceeded. The OS output operates in either of two modes, comparator or interrupt. The host controls the temperature at which the alarm is asserted (TOS) and the hysteresis temperature below which the alarm condition is not valid (THYST). Also, the LM75's TOS and THYST registers can be read by the host. The address of the LM75 is set with three pins to allow multiple devices to work on the same bus. Powerup is in comparator mode, with defaults of TOS = +80°C and THYST = +75°C. The 3.0V to 5.5V supply voltage range, low supply current, and I<sup>2</sup>C interface make the LM75 ideal for many applications in thermal management and protection.



D. Fabrication Location:

F. Date of Initial Production:

E. Assembly Location:

II. Manufacturing Information

III. Packaging Information

| A. Description/Function:         | Digital Temperature Sensor and Thermal Watchdog with 2-Wire Interface |
|----------------------------------|-----------------------------------------------------------------------|
| B. Process:                      | B8                                                                    |
| C. Number of Device Transistors: |                                                                       |

Oregon ATP Philippines, UTL Thailand, Carsem Malaysia December 22, 2008

| A. Package Type:                                                            | 8-pin SOIC (N)           |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | Conductive Epoxy         |
| E. Bondwire:                                                                | Gold (1 mil dia.)        |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-9000-1253            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 170°C/W                  |
| K. Single Layer Theta Jc:                                                   | 40°C/W                   |
| L. Multi Layer Theta Ja:                                                    | 136°C/W                  |
| M. Multi Layer Theta Jc:                                                    | 38°C/W                   |
|                                                                             |                          |

### IV. Die Information

| A. Dimensions:             | 58 X 58 mils                                      |
|----------------------------|---------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide |
| C. Interconnect:           | Aluminum/0.5% Cu                                  |
| D. Backside Metallization: | None                                              |
| E. Minimum Metal Width:    | 0.8 microns (as drawn)                            |
| F. Minimum Metal Spacing:  | 0.8 microns (as drawn)                            |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                        |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                  |
| I. Die Separation Method:  | Wafer Saw                                         |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Ken Wendel (Director, Reliability Engineering)                  |
|-----------------------------------|-----------------------------------------------------------------|
|                                   | Bryan Preeshl (Managing Director of QA)                         |
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet. |
|                                   | 0.1% For all Visual Defects.                                    |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                        |
| D. Sampling Plan:                 | Mil-Std-105D                                                    |

#### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

$$\begin{split} \lambda &= \underbrace{1}_{\text{MTTF}} &= \underbrace{1.83}_{192 \text{ x } 4340 \text{ x } 48 \text{ x } 2} (\text{Chi square value for MTTF upper limit}) \\ & \\ \lambda &= 22.4 \text{ x } 10^{-9} \\ \lambda &= 22.4 \text{ x } 10^{-9} \end{split}$$

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly 1000 hour life test monitors on its processes. This data is published in the Product Reliability Report found at http://www.maxim-ic.com/. Current monitor data for the B8 Process results in a FIT Rate of 1.29 @ 25C and 15.6 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

#### C. E.S.D. and Latch-Up Testing

The TS61 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2000 V per JEDEC JESD22-A114-D. Latch-Up testing has shown that this device withstands a current of +/-250 mA, 1.5x VCCMax Overvoltage per JESD78.



#### LM75BIM-5+ TEST ITEM TEST CONDITION FAILURE SAMPLE SIZE NUMBER OF **IDENTIFICATION** FAILURES Static Life Test (Note 1) Ta = 135°C **DC** Parameters 48 0 Biased & functionality Time = 192 hrs. Moisture Testing (Note 2) Ta = 85°C 85/85 **DC** Parameters 77 0 RH = 85% & functionality Biased Time = 1000hrs. Mechanical Stress (Note 2) 0 Temperature -65°C/150°C **DC** Parameters 77 & functionality Cycle 1000 Cycles Method 1010

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data

# Table 1 Reliability Evaluation Test Results